CN102034556B - 一种基于扫描链的存储器测试方法 - Google Patents
一种基于扫描链的存储器测试方法 Download PDFInfo
- Publication number
- CN102034556B CN102034556B CN2010105553915A CN201010555391A CN102034556B CN 102034556 B CN102034556 B CN 102034556B CN 2010105553915 A CN2010105553915 A CN 2010105553915A CN 201010555391 A CN201010555391 A CN 201010555391A CN 102034556 B CN102034556 B CN 102034556B
- Authority
- CN
- China
- Prior art keywords
- vector
- debugging
- scan chain
- shift
- test
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Landscapes
- Test And Diagnosis Of Digital Computers (AREA)
- Tests Of Electronic Circuits (AREA)
Abstract
Description
Claims (1)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN2010105553915A CN102034556B (zh) | 2010-09-30 | 2010-11-23 | 一种基于扫描链的存储器测试方法 |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN201010299529.X | 2010-09-30 | ||
CN201010299529 | 2010-09-30 | ||
CN2010105553915A CN102034556B (zh) | 2010-09-30 | 2010-11-23 | 一种基于扫描链的存储器测试方法 |
Publications (2)
Publication Number | Publication Date |
---|---|
CN102034556A CN102034556A (zh) | 2011-04-27 |
CN102034556B true CN102034556B (zh) | 2012-11-21 |
Family
ID=43887315
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CN2010105553915A Active CN102034556B (zh) | 2010-09-30 | 2010-11-23 | 一种基于扫描链的存储器测试方法 |
Country Status (1)
Country | Link |
---|---|
CN (1) | CN102034556B (zh) |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN107492395B (zh) * | 2016-06-12 | 2020-12-01 | 联发科技股份有限公司 | 条件式存取芯片、其内建自我测试电路及测试方法 |
CN106291099B (zh) * | 2016-07-29 | 2019-10-25 | 上海华岭集成电路技术股份有限公司 | 芯片端口频率测试方法 |
CN107329867B (zh) * | 2017-06-29 | 2021-05-28 | 记忆科技(深圳)有限公司 | 一种基于扫描链的芯片分析方法 |
CN112305400B (zh) * | 2020-01-04 | 2023-09-29 | 成都华微电子科技股份有限公司 | 一种参数快速扫描测试装置和方法 |
CN111274080A (zh) * | 2020-01-19 | 2020-06-12 | 芜湖荣芯电子科技有限公司 | 基于寄存器扫描链的调试数字电路功能的方法 |
CN115952026B (zh) * | 2023-03-15 | 2023-06-06 | 燧原智能科技(成都)有限公司 | 一种虚拟芯片的异常定位方法、装置、设备及存储介质 |
Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101300500A (zh) * | 2005-11-02 | 2008-11-05 | Nxp股份有限公司 | Ic测试方法及设备 |
CN101515479A (zh) * | 2009-03-30 | 2009-08-26 | 北京中星微电子有限公司 | 一种提高扫描链测试覆盖率的方法和装置 |
Family Cites Families (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20060136795A1 (en) * | 2004-12-17 | 2006-06-22 | Lsi Logic Corporation | Method of testing scan chain integrity and tester setup for scan block testing |
-
2010
- 2010-11-23 CN CN2010105553915A patent/CN102034556B/zh active Active
Patent Citations (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN101300500A (zh) * | 2005-11-02 | 2008-11-05 | Nxp股份有限公司 | Ic测试方法及设备 |
CN101515479A (zh) * | 2009-03-30 | 2009-08-26 | 北京中星微电子有限公司 | 一种提高扫描链测试覆盖率的方法和装置 |
Also Published As
Publication number | Publication date |
---|---|
CN102034556A (zh) | 2011-04-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN102034556B (zh) | 一种基于扫描链的存储器测试方法 | |
US8225156B1 (en) | Methods and apparatuses for external voltage test methodology of input-output circuits | |
McLaughlin et al. | Automated debug of speed path failures using functional tests | |
KR0156547B1 (ko) | 집적 회로용 검사셀 | |
US9097762B2 (en) | Method and apparatus for diagnosing an integrated circuit | |
US10094876B2 (en) | On-the-fly test and debug logic for ATPG failures of designs using on-chip clocking | |
US7698613B2 (en) | Semiconductor integrated circuit device and method of testing same | |
US8479068B2 (en) | Decoded register outputs enabling test clock to selected asynchronous domains | |
US20150323599A1 (en) | Alternate signaling mechanism using clock and data | |
US7640461B2 (en) | On-chip circuit for transition delay fault test pattern generation with launch off shift | |
US20140101500A1 (en) | Circuits and methods for functional testing of integrated circuit chips | |
CN106526463B (zh) | 具扫描测试的集成电路及其测试方法 | |
JP3996055B2 (ja) | 内部中間スキャンテスト故障をデバッグするテストアクセスポート(tap)コントローラシステムおよび方法 | |
Smith et al. | An automated BIST architecture for testing and diagnosing FPGA interconnect faults | |
US8145963B2 (en) | Semiconductor integrated circuit device and delay fault testing method thereof | |
CN101320078A (zh) | 一种扫描链故障诊断系统、方法及诊断向量生成装置 | |
CN102183727B (zh) | 一种具有检错功能的边界扫描测试方法 | |
JP2012208029A (ja) | スキャンフリップフロップ回路、スキャンテスト回路及びその制御方法 | |
US7240263B2 (en) | Apparatus for performing stuck fault testings within an integrated circuit | |
CN100426252C (zh) | 一种自动调整测试数据输出端口数据采样点的装置及方法 | |
CN110717307B (zh) | 一种基于边界扫描电路的sip器件可测试性方法 | |
US8441277B2 (en) | Semiconductor testing device, semiconductor device, and testing method | |
JP2006038831A (ja) | スキャン試験回路を備えた半導体集積回路 | |
US7984343B2 (en) | Inter-device connection test circuit generating method, generation apparatus, and its storage medium | |
US7500165B2 (en) | Systems and methods for controlling clock signals during scan testing integrated circuits |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
C56 | Change in the name or address of the patentee | ||
CP01 | Change in the name or title of a patent holder |
Address after: 350000 Fuzhou Gulou District, Fujian, software Avenue, building 89, No. 18 Patentee after: FUZHOU ROCKCHIP ELECTRONICS CO., LTD. Address before: 350000 Fuzhou Gulou District, Fujian, software Avenue, building 89, No. 18 Patentee before: Fuzhou Rockchip Semiconductor Co., Ltd. |
|
CP01 | Change in the name or title of a patent holder |
Address after: 350000 building, No. 89, software Avenue, Gulou District, Fujian, Fuzhou 18, China Patentee after: Ruixin Microelectronics Co., Ltd Address before: 350000 building, No. 89, software Avenue, Gulou District, Fujian, Fuzhou 18, China Patentee before: Fuzhou Rockchips Electronics Co.,Ltd. |
|
CP01 | Change in the name or title of a patent holder |