CN101836193B - 一种同步数据总线装置及数据传输方法 - Google Patents

一种同步数据总线装置及数据传输方法 Download PDF

Info

Publication number
CN101836193B
CN101836193B CN2008801113298A CN200880111329A CN101836193B CN 101836193 B CN101836193 B CN 101836193B CN 2008801113298 A CN2008801113298 A CN 2008801113298A CN 200880111329 A CN200880111329 A CN 200880111329A CN 101836193 B CN101836193 B CN 101836193B
Authority
CN
China
Prior art keywords
data
clock
character
circuit
node
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Active
Application number
CN2008801113298A
Other languages
English (en)
Chinese (zh)
Other versions
CN101836193A (zh
Inventor
詹姆斯·H·琼斯
凯文·D·德鲁克
乔恩·C.r.·贝内特
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Violin Memory Inc
Original Assignee
Violin Memory Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Violin Memory Inc filed Critical Violin Memory Inc
Publication of CN101836193A publication Critical patent/CN101836193A/zh
Application granted granted Critical
Publication of CN101836193B publication Critical patent/CN101836193B/zh
Active legal-status Critical Current
Anticipated expiration legal-status Critical

Links

Images

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/42Bus transfer protocol, e.g. handshake; Synchronisation
    • G06F13/4204Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus
    • G06F13/4234Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus
    • G06F13/4243Bus transfer protocol, e.g. handshake; Synchronisation on a parallel bus being a memory bus with synchronous protocol
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02DCLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
    • Y02D10/00Energy efficient computing, e.g. low power processors, power management or thermal management

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Information Transfer Systems (AREA)
  • Communication Control (AREA)
  • Small-Scale Networks (AREA)
  • Data Exchanges In Wide-Area Networks (AREA)
CN2008801113298A 2007-10-05 2008-10-03 一种同步数据总线装置及数据传输方法 Active CN101836193B (zh)

Applications Claiming Priority (3)

Application Number Priority Date Filing Date Title
US99789907P 2007-10-05 2007-10-05
US60/997,899 2007-10-05
PCT/US2008/078752 WO2009046300A2 (en) 2007-10-05 2008-10-03 Mesosynchronous data bus apparatus and method of data transmission

Publications (2)

Publication Number Publication Date
CN101836193A CN101836193A (zh) 2010-09-15
CN101836193B true CN101836193B (zh) 2012-10-03

Family

ID=40526961

Family Applications (1)

Application Number Title Priority Date Filing Date
CN2008801113298A Active CN101836193B (zh) 2007-10-05 2008-10-03 一种同步数据总线装置及数据传输方法

Country Status (5)

Country Link
EP (1) EP2201463A4 (ko)
JP (1) JP2011502293A (ko)
KR (1) KR101132321B1 (ko)
CN (1) CN101836193B (ko)
WO (1) WO2009046300A2 (ko)

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN101990089B (zh) * 2009-08-07 2013-01-02 宏碁股份有限公司 串流影音资料传输控制方法及其设备
CN103051441B (zh) * 2013-01-23 2015-03-18 和记奥普泰通信技术有限公司 基于fpga的时钟数据恢复处理方法
KR101579054B1 (ko) 2014-03-26 2015-12-21 한국원자력의학원 포도필로톡신 아세테이트를 유효 성분으로 포함하는 방사선치료 증진제
CN106033231B (zh) * 2015-03-16 2020-03-24 联想(北京)有限公司 一种信息处理方法、时钟分频装置及信息处理系统
CN108259134B (zh) * 2018-01-10 2021-04-13 上海灵动微电子股份有限公司 一种基于afp协议的数据传输方法
KR102090554B1 (ko) 2018-04-13 2020-03-18 한국원자력의학원 β-아포피크로포도필린을 유효 성분으로 포함하는 방사선 치료 증진제
CN114127767A (zh) * 2019-08-21 2022-03-01 华为技术有限公司 一种数据处理的设备以及系统
CN112463671A (zh) * 2020-12-04 2021-03-09 上海君协光电科技发展有限公司 一种数据延时系统、方法、装置、计算机设备及存储介质
CN113360130B (zh) * 2021-08-11 2021-10-29 新华三技术有限公司 一种数据传输方法、装置及系统
CN114495998B (zh) * 2021-12-15 2023-11-10 西安紫光国芯半导体有限公司 一种数据存储器以及电子装置

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4845709A (en) * 1986-05-14 1989-07-04 Mitsubishi Denki K.K. Data transfer control system
US6356610B1 (en) * 1998-06-23 2002-03-12 Vlsi Technology, Inc. System to avoid unstable data transfer between digital systems
CN1385972A (zh) * 2001-05-14 2002-12-18 华为技术有限公司 光通信系统中上行高速数据的同步接收方法与电路
CN1791120A (zh) * 2004-12-13 2006-06-21 奥特拉股份有限公司 用于优化数据传送的硬知识产权块设计的技术

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2269158B1 (ko) * 1974-04-26 1976-10-15 Ibm France
DE3275801D1 (en) * 1982-09-28 1987-04-23 Ibm Data transmission system
JPS62266943A (ja) * 1986-05-14 1987-11-19 Mitsubishi Electric Corp デ−タ転送制御方式
US5872959A (en) * 1996-09-10 1999-02-16 Lsi Logic Corporation Method and apparatus for parallel high speed data transfer
US6445719B1 (en) * 1998-08-28 2002-09-03 Adtran Inc. Method, system and apparatus for reducing synchronization and resynchronization times for systems with pulse stuffing
US6889336B2 (en) * 2001-01-05 2005-05-03 Micron Technology, Inc. Apparatus for improving output skew for synchronous integrate circuits has delay circuit for generating unique clock signal by applying programmable delay to delayed clock signal
US7065101B2 (en) * 2001-11-15 2006-06-20 International Business Machines Corporation Modification of bus protocol packet for serial data synchronization
US7421525B2 (en) * 2003-05-13 2008-09-02 Advanced Micro Devices, Inc. System including a host connected to a plurality of memory modules via a serial memory interconnect
US7143207B2 (en) * 2003-11-14 2006-11-28 Intel Corporation Data accumulation between data path having redrive circuit and memory device
US20050259692A1 (en) * 2004-05-19 2005-11-24 Zerbe Jared L Crosstalk minimization in serial link systems
JP2006065697A (ja) * 2004-08-27 2006-03-09 Hitachi Ltd 記憶デバイス制御装置
JP2006072968A (ja) * 2004-08-31 2006-03-16 Samsung Electronics Co Ltd 非周期クロックを有するメモリモジュール、メモリユニット、ハブ及びこれらを用いた方法
US7400862B2 (en) * 2004-10-25 2008-07-15 Skyworks Solutions, Inc. Transmit-receive switch architecture providing pre-transmit isolation
US10417159B2 (en) * 2005-04-21 2019-09-17 Violin Systems Llc Interconnection system

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4845709A (en) * 1986-05-14 1989-07-04 Mitsubishi Denki K.K. Data transfer control system
US6356610B1 (en) * 1998-06-23 2002-03-12 Vlsi Technology, Inc. System to avoid unstable data transfer between digital systems
CN1385972A (zh) * 2001-05-14 2002-12-18 华为技术有限公司 光通信系统中上行高速数据的同步接收方法与电路
CN1791120A (zh) * 2004-12-13 2006-06-21 奥特拉股份有限公司 用于优化数据传送的硬知识产权块设计的技术

Also Published As

Publication number Publication date
JP2011502293A (ja) 2011-01-20
EP2201463A2 (en) 2010-06-30
WO2009046300A3 (en) 2009-05-22
KR20100098596A (ko) 2010-09-08
WO2009046300A2 (en) 2009-04-09
CN101836193A (zh) 2010-09-15
EP2201463A4 (en) 2010-10-13
KR101132321B1 (ko) 2012-04-05

Similar Documents

Publication Publication Date Title
CN101836193B (zh) 一种同步数据总线装置及数据传输方法
CN101180596B (zh) 一种互连系统
CN1902613B (zh) 为串行点到点链路通过非数据符号处理进行通道到通道的偏斜校正
CN103034605B (zh) 实现可变宽度链路的方法及装置
US20240004419A1 (en) Computer Architecture Having Selectable Parallel and Serial Communication Channels Between Processors and Memory
CN105531766A (zh) 负载减小的存储模块
CN100444141C (zh) 通过串行内存互连以将主机连接至内存模块的系统与方法
CN100456734C (zh) 使用多端口存储器的体系结构、装置、系统及其使用方法
CN101611452A (zh) 互连系统中的偏斜管理
CN110299157A (zh) 使用标准控制器部件的大容量存储系统
CN101346927B (zh) 接收时钟偏斜消除的方法、设备和系统
US8112655B2 (en) Mesosynchronous data bus apparatus and method of data transmission
US20090049324A1 (en) Methods and systems for operating memory in two modes
US5349653A (en) Apparatus for converting parallel bits of an electrical data signal into serial bits of an optical data signal utilizing an optical time delay
US10222992B2 (en) Synchronization method and apparatus for an interconnection network using parallel-headerless TDMA routing
US10680963B2 (en) Circuit and method for credit-based flow control
CN114050838B (zh) 100Gbps带宽RapidIO信号源
CN102790652A (zh) 数据通信系统及方法
CN101136855B (zh) 一种异步时钟数据传输装置及方法
CN1662894B (zh) 包括时隙总线和若干缓冲器的交换装置
CN113227935A (zh) 异步asic
CN100470530C (zh) 通过时分复用数据总线互连彼此通信的印刷电路板的装置
US12015412B1 (en) Dual phase clock distribution from a single source in a die-to-die interface
US20240112720A1 (en) Unmatched clock for command-address and data
US20080229033A1 (en) Method For Processing Data in a Memory Arrangement, Memory Arrangement and Computer System

Legal Events

Date Code Title Description
C06 Publication
PB01 Publication
C10 Entry into substantive examination
SE01 Entry into force of request for substantive examination
C14 Grant of patent or utility model
GR01 Patent grant