CN100342240C - 测试动态存储电路的方法及测试电路 - Google Patents
测试动态存储电路的方法及测试电路 Download PDFInfo
- Publication number
- CN100342240C CN100342240C CNB200410028418XA CN200410028418A CN100342240C CN 100342240 C CN100342240 C CN 100342240C CN B200410028418X A CNB200410028418X A CN B200410028418XA CN 200410028418 A CN200410028418 A CN 200410028418A CN 100342240 C CN100342240 C CN 100342240C
- Authority
- CN
- China
- Prior art keywords
- memory cells
- switching device
- bit line
- bit
- read
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 238000012360 testing method Methods 0.000 title claims abstract description 69
- 238000000034 method Methods 0.000 title claims abstract description 16
- 238000010998 test method Methods 0.000 claims description 6
- 230000007547 defect Effects 0.000 description 16
- 230000002950 deficient Effects 0.000 description 8
- 239000003990 capacitor Substances 0.000 description 7
- 230000008859 change Effects 0.000 description 5
- 230000006870 function Effects 0.000 description 4
- 230000003321 amplification Effects 0.000 description 3
- 238000003199 nucleic acid amplification method Methods 0.000 description 3
- 230000004913 activation Effects 0.000 description 2
- 238000013139 quantization Methods 0.000 description 2
- 230000008901 benefit Effects 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 238000004519 manufacturing process Methods 0.000 description 1
- 230000007246 mechanism Effects 0.000 description 1
- 230000008569 process Effects 0.000 description 1
- 230000035945 sensitivity Effects 0.000 description 1
- 230000002123 temporal effect Effects 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
- G11C29/026—Detection or location of defective auxiliary circuits, e.g. defective refresh counters in sense amplifiers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C29/00—Checking stores for correct operation ; Subsequent repair; Testing stores during standby or offline operation
- G11C29/02—Detection or location of defective auxiliary circuits, e.g. defective refresh counters
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
Landscapes
- For Increasing The Reliability Of Semiconductor Memories (AREA)
- Dram (AREA)
Abstract
Description
Claims (7)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE10310570.0 | 2003-03-11 | ||
DE10310570A DE10310570B3 (de) | 2003-03-11 | 2003-03-11 | Verfahren und Testschaltung zum Testen einer dynamischen Speicherschaltung |
Publications (2)
Publication Number | Publication Date |
---|---|
CN1530665A CN1530665A (zh) | 2004-09-22 |
CN100342240C true CN100342240C (zh) | 2007-10-10 |
Family
ID=32920723
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
CNB200410028418XA Expired - Fee Related CN100342240C (zh) | 2003-03-11 | 2004-03-11 | 测试动态存储电路的方法及测试电路 |
Country Status (3)
Country | Link |
---|---|
US (1) | US6862234B2 (zh) |
CN (1) | CN100342240C (zh) |
DE (1) | DE10310570B3 (zh) |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7308624B2 (en) * | 2005-04-28 | 2007-12-11 | Infineon Technologies North America Corp. | Voltage monitoring test mode and test adapter |
JP4851189B2 (ja) * | 2006-01-11 | 2012-01-11 | エルピーダメモリ株式会社 | 半導体記憶装置及びそのテスト方法 |
CN101821810B (zh) * | 2007-08-31 | 2013-05-01 | 国立大学法人东京工业大学 | 利用电流感应磁化反转mtj的非易失性sram/锁存电路 |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN1288236A (zh) * | 1999-09-14 | 2001-03-21 | 因芬尼昂技术股份公司 | 带有存储单元和基准单元的集成式存储器 |
US6230292B1 (en) * | 1993-04-13 | 2001-05-08 | Micron Technology, Inc. | Devices and method for testing cell margin of memory devices |
CN1372268A (zh) * | 2001-01-05 | 2002-10-02 | 株式会社东芝 | 半导体存储器件的读出放大器控制电路 |
US20020154560A1 (en) * | 2001-04-18 | 2002-10-24 | Reidar Stief | Integrated memory and method for testing an integrated memory |
-
2003
- 2003-03-11 DE DE10310570A patent/DE10310570B3/de not_active Expired - Fee Related
-
2004
- 2004-03-11 CN CNB200410028418XA patent/CN100342240C/zh not_active Expired - Fee Related
- 2004-03-11 US US10/798,245 patent/US6862234B2/en not_active Expired - Fee Related
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6230292B1 (en) * | 1993-04-13 | 2001-05-08 | Micron Technology, Inc. | Devices and method for testing cell margin of memory devices |
CN1288236A (zh) * | 1999-09-14 | 2001-03-21 | 因芬尼昂技术股份公司 | 带有存储单元和基准单元的集成式存储器 |
CN1372268A (zh) * | 2001-01-05 | 2002-10-02 | 株式会社东芝 | 半导体存储器件的读出放大器控制电路 |
US20020154560A1 (en) * | 2001-04-18 | 2002-10-24 | Reidar Stief | Integrated memory and method for testing an integrated memory |
Also Published As
Publication number | Publication date |
---|---|
US20040257893A1 (en) | 2004-12-23 |
US6862234B2 (en) | 2005-03-01 |
DE10310570B3 (de) | 2004-09-30 |
CN1530665A (zh) | 2004-09-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
CN100358048C (zh) | 能够实现冗余单元阵列正确替换的半导体存储器 | |
US6449184B2 (en) | Method for driving semiconductor memory | |
US6650584B2 (en) | Full stress open digit line memory device | |
KR100918469B1 (ko) | 반도체 기억 장치의 시험 방법 및 그 반도체 기억 장치 | |
KR20040075081A (ko) | 인접 비트가 프리챠지되는 플래시 이피롬 어레이의 가상접지 판독을 위한 소스측 감지 방식 | |
KR100815451B1 (ko) | 반도체 기억 장치 | |
US8717800B2 (en) | Method and apparatus pertaining to a ferroelectric random access memory | |
JP2016066394A (ja) | 強誘電体メモリ | |
CN1848301A (zh) | 检测浮动字线的测试模式 | |
EP1433179B1 (en) | System and method for early write to memory by holding bitline at fixed potential | |
JP2002216488A (ja) | 半導体記憶装置 | |
CN1495799A (zh) | 在闪存装置中用于不同操作的专用冗余电路及其操作方法 | |
US7675767B2 (en) | Semiconductor memory device for achieving high reliability without increasing process complexity and cost | |
CN100342240C (zh) | 测试动态存储电路的方法及测试电路 | |
US6563749B2 (en) | Dynamic memory circuit including spare cells | |
US6667919B1 (en) | Semiconductor memory device and test method thereof using row compression test mode | |
CN1607666A (zh) | 设定集成内存测试模式电压供应之电路装置 | |
US7330385B2 (en) | Integrated semiconductor memory device with adaptation of the evaluation characteristic of sense amplifiers | |
US7236412B2 (en) | Integrated semiconductor memory with redundant memory cells replaceable for either true or complementary defective memory cells | |
EP1568045B1 (en) | Method and system for defining a redundancy window around a particular column in a memory array | |
RU2084972C1 (ru) | Способ записи данных при тестировании устройства памяти и устройство для проверки памяти | |
US6674674B2 (en) | Method for recognizing and replacing defective memory cells in a memory | |
US6754113B2 (en) | Topography correction for testing of redundant array elements | |
US8767493B2 (en) | SRAM differential voltage sensing apparatus | |
US20230395180A1 (en) | Row decoder circuit, memory device and memory system |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
C06 | Publication | ||
PB01 | Publication | ||
C10 | Entry into substantive examination | ||
SE01 | Entry into force of request for substantive examination | ||
C14 | Grant of patent or utility model | ||
GR01 | Patent grant | ||
C41 | Transfer of patent application or patent right or utility model | ||
C56 | Change in the name or address of the patentee | ||
CP01 | Change in the name or title of a patent holder |
Address after: Munich, Germany Patentee after: Infineon Technologies AG Address before: Munich, Germany Patentee before: INFINEON TECHNOLOGIES AG |
|
TR01 | Transfer of patent right |
Effective date of registration: 20120920 Address after: Munich, Germany Patentee after: QIMONDA AG Address before: Munich, Germany Patentee before: Infineon Technologies AG |
|
C41 | Transfer of patent application or patent right or utility model | ||
TR01 | Transfer of patent right |
Effective date of registration: 20151224 Address after: German Berg, Laura Ibiza Patentee after: Infineon Technologies AG Address before: Munich, Germany Patentee before: QIMONDA AG |
|
CF01 | Termination of patent right due to non-payment of annual fee |
Granted publication date: 20071010 Termination date: 20160311 |
|
CF01 | Termination of patent right due to non-payment of annual fee |