CH556544A - Elementarschaltungsanordnung fuer schaltwerke zur durchfuehrung von datenverarbeitungsoperationen. - Google Patents

Elementarschaltungsanordnung fuer schaltwerke zur durchfuehrung von datenverarbeitungsoperationen.

Info

Publication number
CH556544A
CH556544A CH1684073A CH1684073A CH556544A CH 556544 A CH556544 A CH 556544A CH 1684073 A CH1684073 A CH 1684073A CH 1684073 A CH1684073 A CH 1684073A CH 556544 A CH556544 A CH 556544A
Authority
CH
Switzerland
Prior art keywords
switchgears
data processing
circuit arrangement
processing operations
performing data
Prior art date
Application number
CH1684073A
Other languages
English (en)
Original Assignee
Ibm
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ibm filed Critical Ibm
Publication of CH556544A publication Critical patent/CH556544A/de

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K3/00Circuits for generating electric pulses; Monostable, bistable or multistable circuits
    • H03K3/02Generators characterised by the type of circuit or by the means used for producing pulses
    • H03K3/027Generators characterised by the type of circuit or by the means used for producing pulses by the use of logic circuits, with internal or external positive feedback
    • H03K3/037Bistable circuits
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3185Reconfiguring for testing, e.g. LSSD, partitioning
    • G01R31/318533Reconfiguring for testing, e.g. LSSD, partitioning using scanning techniques, e.g. LSSD, Boundary Scan, JTAG
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F7/00Methods or arrangements for processing data by operating upon the order or content of the data handled
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K19/00Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits
    • H03K19/02Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components
    • H03K19/173Logic circuits, i.e. having at least two inputs acting on one output; Inverting circuits using specified components using elementary logic circuits as components
CH1684073A 1972-12-26 1973-11-30 Elementarschaltungsanordnung fuer schaltwerke zur durchfuehrung von datenverarbeitungsoperationen. CH556544A (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US00318344A US3806891A (en) 1972-12-26 1972-12-26 Logic circuit for scan-in/scan-out

Publications (1)

Publication Number Publication Date
CH556544A true CH556544A (de) 1974-11-29

Family

ID=23237781

Family Applications (1)

Application Number Title Priority Date Filing Date
CH1684073A CH556544A (de) 1972-12-26 1973-11-30 Elementarschaltungsanordnung fuer schaltwerke zur durchfuehrung von datenverarbeitungsoperationen.

Country Status (11)

Country Link
US (1) US3806891A (de)
JP (2) JPS5230337B2 (de)
AR (1) AR213825A1 (de)
BR (1) BR7308091D0 (de)
CA (1) CA1001237A (de)
CH (1) CH556544A (de)
DE (1) DE2360762C3 (de)
FR (1) FR2211819B2 (de)
GB (1) GB1452077A (de)
IT (1) IT1045395B (de)
NL (1) NL7316988A (de)

Families Citing this family (41)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4051353A (en) * 1976-06-30 1977-09-27 International Business Machines Corporation Accordion shift register and its application in the implementation of level sensitive logic system
JPS5373043A (en) * 1976-12-13 1978-06-29 Fujitsu Ltd Logical circuit device
GB2030807B (en) * 1978-10-02 1982-11-10 Ibm Latch circuit
JPS55132278A (en) * 1979-04-02 1980-10-14 Canon Inc Liquid-drip jet recording device
JPS55132277A (en) * 1979-04-02 1980-10-14 Canon Inc Liquid-drip jet recording device
US4293919A (en) * 1979-08-13 1981-10-06 International Business Machines Corporation Level sensitive scan design (LSSD) system
US4358826A (en) * 1980-06-30 1982-11-09 International Business Machines Corporation Apparatus for enabling byte or word addressing of storage organized on a word basis
DE3029883A1 (de) * 1980-08-07 1982-03-11 Ibm Deutschland Gmbh, 7000 Stuttgart Schieberegister fuer pruef- und test-zwecke
US4441075A (en) * 1981-07-02 1984-04-03 International Business Machines Corporation Circuit arrangement which permits the testing of each individual chip and interchip connection in a high density packaging structure having a plurality of interconnected chips, without any physical disconnection
JPS58121458A (ja) * 1981-12-09 1983-07-19 Fujitsu Ltd スキヤンアウト方式
US4503386A (en) * 1982-04-20 1985-03-05 International Business Machines Corporation Chip partitioning aid (CPA)-A structure for test pattern generation for large logic networks
US4513283A (en) * 1982-11-30 1985-04-23 International Business Machines Corporation Latch circuits with differential cascode current switch logic
US4692633A (en) * 1984-07-02 1987-09-08 International Business Machines Corporation Edge sensitive single clock latch apparatus with a skew compensated scan function
JPH0535498Y2 (de) * 1986-02-05 1993-09-08
US4749947A (en) * 1986-03-10 1988-06-07 Cross-Check Systems, Inc. Grid-based, "cross-check" test structure for testing integrated circuits
EP0264334B1 (de) * 1986-10-16 1994-12-28 Fairchild Semiconductor Corporation Synchrone Array-Logikschaltung
JPH0682146B2 (ja) * 1986-12-22 1994-10-19 日本電気株式会社 スキヤンパス方式の論理集積回路
US5065090A (en) * 1988-07-13 1991-11-12 Cross-Check Technology, Inc. Method for testing integrated circuits having a grid-based, "cross-check" te
US5198705A (en) * 1990-05-11 1993-03-30 Actel Corporation Logic module with configurable combinational and sequential blocks
US5157627A (en) * 1990-07-17 1992-10-20 Crosscheck Technology, Inc. Method and apparatus for setting desired signal level on storage element
US5202624A (en) * 1990-08-31 1993-04-13 Cross-Check Technology, Inc. Interface between ic operational circuitry for coupling test signal from internal test matrix
US5179534A (en) * 1990-10-23 1993-01-12 Crosscheck Technology, Inc. Method and apparatus for setting desired logic state at internal point of a select storage element
US5230001A (en) * 1991-03-08 1993-07-20 Crosscheck Technology, Inc. Method for testing a sequential circuit by splicing test vectors into sequential test pattern
US5206862A (en) * 1991-03-08 1993-04-27 Crosscheck Technology, Inc. Method and apparatus for locally deriving test signals from previous response signals
US5648661A (en) * 1992-07-02 1997-07-15 Lsi Logic Corporation Integrated circuit wafer comprising unsingulated dies, and decoder arrangement for individually testing the dies
US5389556A (en) * 1992-07-02 1995-02-14 Lsi Logic Corporation Individually powering-up unsingulated dies on a wafer
US5442282A (en) * 1992-07-02 1995-08-15 Lsi Logic Corporation Testing and exercising individual, unsingulated dies on a wafer
US5495486A (en) * 1992-08-11 1996-02-27 Crosscheck Technology, Inc. Method and apparatus for testing integrated circuits
US5532174A (en) * 1994-04-22 1996-07-02 Lsi Logic Corporation Wafer level integrated circuit testing with a sacrificial metal layer
US5729553A (en) * 1994-08-29 1998-03-17 Matsushita Electric Industrial Co., Ltd. Semiconductor integrated circuit with a testable block
TW307927B (de) * 1994-08-29 1997-06-11 Matsushita Electric Ind Co Ltd
US5821773A (en) * 1995-09-06 1998-10-13 Altera Corporation Look-up table based logic element with complete permutability of the inputs to the secondary signals
US5869979A (en) * 1996-04-05 1999-02-09 Altera Corporation Technique for preconditioning I/Os during reconfiguration
US5936426A (en) * 1997-02-03 1999-08-10 Actel Corporation Logic function module for field programmable array
US6314550B1 (en) 1997-06-10 2001-11-06 Altera Corporation Cascaded programming with multiple-purpose pins
US6691267B1 (en) 1997-06-10 2004-02-10 Altera Corporation Technique to test an integrated circuit using fewer pins
US6184707B1 (en) 1998-10-07 2001-02-06 Altera Corporation Look-up table based logic element with complete permutability of the inputs to the secondary signals
JP2000162277A (ja) * 1998-11-25 2000-06-16 Mitsubishi Electric Corp 半導体集積回路
JP2000214220A (ja) * 1999-01-19 2000-08-04 Texas Instr Inc <Ti> オンチップモジュ―ルおよびオンチップモジュ―ル間の相互接続をテストするシステムおよび方法
US7805648B2 (en) * 2008-04-07 2010-09-28 Open-Silicon Inc. Shift-frequency scaling
JP6667257B2 (ja) 2015-10-28 2020-03-18 アンデン株式会社 電磁継電器

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3582902A (en) * 1968-12-30 1971-06-01 Honeywell Inc Data processing system having auxiliary register storage
US3651472A (en) * 1970-03-04 1972-03-21 Honeywell Inc Multistate flip-flop element including a local memory for use in constructing a data processing system
US3631402A (en) * 1970-03-19 1971-12-28 Ncr Co Input and output circuitry

Also Published As

Publication number Publication date
DE2360762A1 (de) 1974-07-11
DE2360762B2 (de) 1981-01-22
US3806891A (en) 1974-04-23
CA1001237A (en) 1976-12-07
JPS5230337B2 (de) 1977-08-08
JPS564942B2 (de) 1981-02-02
JPS4991559A (de) 1974-09-02
BR7308091D0 (pt) 1974-08-15
FR2211819B2 (de) 1976-06-25
GB1452077A (en) 1976-10-06
FR2211819A2 (de) 1974-07-19
DE2360762C3 (de) 1981-11-05
NL7316988A (de) 1974-06-28
IT1045395B (it) 1980-05-10
JPS5439537A (en) 1979-03-27
AR213825A1 (es) 1979-03-30

Similar Documents

Publication Publication Date Title
CH556544A (de) Elementarschaltungsanordnung fuer schaltwerke zur durchfuehrung von datenverarbeitungsoperationen.
NL7506761A (nl) Informatie verwerkend stelsel.
SE460313B (sv) Multibehandlingsdator
AT348277B (de) Datenverarbeitungsanlage
NO148351C (no) Progammerbart databehandlingsanlegg.
BR7302852D0 (pt) Sistemas aperfeicoado de processamento de dados
NL7603019A (nl) Databewerkingssysteem.
NL7602833A (nl) Informatieverwerkingsstelsel.
GB1438546A (en) Data processing arrangements
NL7511289A (nl) Dataprocessingsysteem.
NL7514575A (nl) Informatie verwerkende inrichting.
AT351302B (de) Datenverarbeitungsanlage
CH554579A (de) Schaltungsanordnung zur aufzeichnung von informationen.
NL163338C (nl) Elektronische schakeling.
BE789828A (nl) Gegevensverwerkend besturingsstelsel.
NL175348C (nl) Elektronisch gegevensverwerkend stelsel.
NL7602495A (nl) Data-bewerkingssystemen.
IT978329B (it) Interruttore elettronico funzio nante per approssimazione
CH548069A (de) Schaltung zur schwellenwertbildung.
SE386333B (sv) Elektronisk tidsbestemningskrets.
AR204699A1 (es) Aparato de procesamiento de datos
NL7607167A (nl) Databewerkingssystemen.
NL7608229A (nl) Informatie-verwerkingsstelsel.
CH551085A (de) Biegsamer rechteckhohlleiter.
NL154847B (nl) Gegevensdetectiecircuit.

Legal Events

Date Code Title Description
PL Patent ceased