BR7401876D0 - Estrutura de circuito integrado com isolamento dieletrico total e processo de fabrica-la - Google Patents
Estrutura de circuito integrado com isolamento dieletrico total e processo de fabrica-laInfo
- Publication number
- BR7401876D0 BR7401876D0 BR1876/74A BR187674A BR7401876D0 BR 7401876 D0 BR7401876 D0 BR 7401876D0 BR 1876/74 A BR1876/74 A BR 1876/74A BR 187674 A BR187674 A BR 187674A BR 7401876 D0 BR7401876 D0 BR 7401876D0
- Authority
- BR
- Brazil
- Prior art keywords
- dieletric
- insulation
- total
- integrated circuit
- manufacturing process
- Prior art date
Links
- 238000009413 insulation Methods 0.000 title 1
- 238000004519 manufacturing process Methods 0.000 title 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/02—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers
- H01L27/12—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components specially adapted for rectifying, oscillating, amplifying or switching and having potential barriers; including integrated passive circuit elements having potential barriers the substrate being other than a semiconductor body, e.g. an insulating body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76264—SOI together with lateral isolation, e.g. using local oxidation of silicon, or dielectric or polycristalline material refilled trench or air gap isolation regions, e.g. completely isolated semiconductor islands
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8222—Bipolar technology
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/535—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including internal interconnections, e.g. cross-under constructions
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76264—SOI together with lateral isolation, e.g. using local oxidation of silicon, or dielectric or polycristalline material refilled trench or air gap isolation regions, e.g. completely isolated semiconductor islands
- H01L21/76278—Vertical isolation by selective deposition of single crystal silicon, i.e. SEG techniques
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/76—Making of isolation regions between components
- H01L21/762—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers
- H01L21/7624—Dielectric regions, e.g. EPIC dielectric isolation, LOCOS; Trench refilling techniques, SOI technology, use of channel stoppers using semiconductor on insulator [SOI] technology
- H01L21/76264—SOI together with lateral isolation, e.g. using local oxidation of silicon, or dielectric or polycristalline material refilled trench or air gap isolation regions, e.g. completely isolated semiconductor islands
- H01L21/76283—Lateral isolation by refilling of trenches with dielectric material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/051—Etching
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/053—Field effect transistors fets
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/085—Isolated-integrated
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/117—Oxidation, selective
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/914—Doping
- Y10S438/924—To facilitate selective etching
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/928—Front and rear surface processing
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- General Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Element Separation (AREA)
- Bipolar Transistors (AREA)
- Semiconductor Integrated Circuits (AREA)
- Local Oxidation Of Silicon (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US05/340,150 US3944447A (en) | 1973-03-12 | 1973-03-12 | Method for fabrication of integrated circuit structure with full dielectric isolation utilizing selective oxidation |
Publications (1)
Publication Number | Publication Date |
---|---|
BR7401876D0 true BR7401876D0 (pt) | 1974-12-03 |
Family
ID=23332104
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
BR1876/74A BR7401876D0 (pt) | 1973-03-12 | 1974-03-12 | Estrutura de circuito integrado com isolamento dieletrico total e processo de fabrica-la |
Country Status (14)
Country | Link |
---|---|
US (1) | US3944447A (pt) |
JP (2) | JPS5544454B2 (pt) |
AU (1) | AU6613374A (pt) |
BE (1) | BE811197A (pt) |
BR (1) | BR7401876D0 (pt) |
CA (1) | CA1005931A (pt) |
CH (1) | CH559430A5 (pt) |
DE (1) | DE2410786C3 (pt) |
ES (1) | ES423968A1 (pt) |
FR (1) | FR2221814B1 (pt) |
GB (1) | GB1442726A (pt) |
IT (1) | IT1009579B (pt) |
NL (1) | NL7402623A (pt) |
SE (1) | SE406664B (pt) |
Families Citing this family (30)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS5252582A (en) * | 1975-10-25 | 1977-04-27 | Toshiba Corp | Device and production for semiconductor |
JPS5261973A (en) * | 1975-11-18 | 1977-05-21 | Mitsubishi Electric Corp | Production of semiconductor device |
JPS5344680U (pt) * | 1976-09-20 | 1978-04-17 | ||
JPS5344681U (pt) * | 1976-09-20 | 1978-04-17 | ||
US4131910A (en) * | 1977-11-09 | 1978-12-26 | Bell Telephone Laboratories, Incorporated | High voltage semiconductor devices |
US4232328A (en) * | 1978-12-20 | 1980-11-04 | Bell Telephone Laboratories, Incorporated | Dielectrically-isolated integrated circuit complementary transistors for high voltage use |
JPS56150759U (pt) * | 1980-04-10 | 1981-11-12 | ||
US4487639A (en) * | 1980-09-26 | 1984-12-11 | Texas Instruments Incorporated | Localized epitaxy for VLSI devices |
JPS57100670A (en) * | 1980-12-16 | 1982-06-22 | Victor Co Of Japan Ltd | Tape recorder |
US4599792A (en) * | 1984-06-15 | 1986-07-15 | International Business Machines Corporation | Buried field shield for an integrated circuit |
JPH0671043B2 (ja) * | 1984-08-31 | 1994-09-07 | 株式会社東芝 | シリコン結晶体構造の製造方法 |
JPS6173345A (ja) * | 1984-09-19 | 1986-04-15 | Toshiba Corp | 半導体装置 |
US4897698A (en) * | 1984-10-31 | 1990-01-30 | Texas Instruments Incorporated | Horizontal structure thin film transistor |
JPS633024A (ja) * | 1986-06-20 | 1988-01-08 | Kanegafuchi Chem Ind Co Ltd | イオン結合を含む高分子化合物 |
US4810667A (en) * | 1987-04-28 | 1989-03-07 | Texas Instruments Incorporated | Dielectric isolation using isolated silicon by limited anodization of an N+ epitaxially defined sublayer in the presence of a diffusion under film layer |
US4889832A (en) * | 1987-12-23 | 1989-12-26 | Texas Instruments Incorporated | Method of fabricating an integrated circuit with metal interconnecting layers above and below active circuitry |
US5280194A (en) * | 1988-11-21 | 1994-01-18 | Micro Technology Partners | Electrical apparatus with a metallic layer coupled to a lower region of a substrate and metallic layer coupled to a lower region of a semiconductor device |
AU4649489A (en) * | 1988-11-21 | 1990-06-12 | M-Pulse Microwave | An improved beam leads for schottky-barrier diodes in a ring quand |
JP3798808B2 (ja) * | 1991-09-27 | 2006-07-19 | ハリス・コーポレーション | 高いアーリー電壓,高周波性能及び高降伏電壓特性を具備した相補型バイポーラトランジスター及びその製造方法 |
US5403729A (en) * | 1992-05-27 | 1995-04-04 | Micro Technology Partners | Fabricating a semiconductor with an insulative coating |
US5521420A (en) * | 1992-05-27 | 1996-05-28 | Micro Technology Partners | Fabricating a semiconductor with an insulative coating |
US5488012A (en) * | 1993-10-18 | 1996-01-30 | The Regents Of The University Of California | Silicon on insulator with active buried regions |
US5656547A (en) * | 1994-05-11 | 1997-08-12 | Chipscale, Inc. | Method for making a leadless surface mounted device with wrap-around flange interface contacts |
JPH10508430A (ja) * | 1994-06-09 | 1998-08-18 | チップスケール・インコーポレーテッド | 抵抗器の製造 |
US5920779A (en) * | 1997-05-21 | 1999-07-06 | United Microelectronics Corp. | Differential gate oxide thickness by nitrogen implantation for mixed mode and embedded VLSI circuits |
US6143646A (en) * | 1997-06-03 | 2000-11-07 | Motorola Inc. | Dual in-laid integrated circuit structure with selectively positioned low-K dielectric isolation and method of formation |
DE10150040A1 (de) * | 2001-10-10 | 2003-04-17 | Merck Patent Gmbh | Kombinierte Ätz- und Dotiermedien |
US7465903B2 (en) * | 2003-11-05 | 2008-12-16 | Avago Technologies Fiber Ip (Singapore) Pte. Ltd. | Use of mesa structures for supporting heaters on an integrated circuit |
JP2009005754A (ja) * | 2007-06-26 | 2009-01-15 | Daito Giken:Kk | 遊技台 |
US10295591B2 (en) * | 2013-01-02 | 2019-05-21 | Texas Instruments Incorporated | Method and device for testing wafers |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3423255A (en) * | 1965-03-31 | 1969-01-21 | Westinghouse Electric Corp | Semiconductor integrated circuits and method of making the same |
US3534234A (en) * | 1966-12-15 | 1970-10-13 | Texas Instruments Inc | Modified planar process for making semiconductor devices having ultrafine mesa type geometry |
NL158024B (nl) * | 1967-05-13 | 1978-09-15 | Philips Nv | Werkwijze ter vervaardiging van een halfgeleiderinrichting en halfgeleiderinrichting verkregen door toepassing van de werkwijze. |
NL6706735A (pt) * | 1967-05-13 | 1968-11-14 | ||
US3640806A (en) * | 1970-01-05 | 1972-02-08 | Nippon Telegraph & Telephone | Semiconductor device and method of producing the same |
-
1973
- 1973-03-12 US US05/340,150 patent/US3944447A/en not_active Expired - Lifetime
-
1974
- 1974-01-23 IT IT19662/74A patent/IT1009579B/it active
- 1974-02-13 FR FR7405832A patent/FR2221814B1/fr not_active Expired
- 1974-02-15 CH CH213574A patent/CH559430A5/xx not_active IP Right Cessation
- 1974-02-18 BE BE141062A patent/BE811197A/xx not_active IP Right Cessation
- 1974-02-20 GB GB764974A patent/GB1442726A/en not_active Expired
- 1974-02-20 JP JP1961174A patent/JPS5544454B2/ja not_active Expired
- 1974-02-27 NL NL7402623A patent/NL7402623A/xx not_active Application Discontinuation
- 1974-02-28 AU AU66133/74A patent/AU6613374A/en not_active Expired
- 1974-03-06 ES ES423968A patent/ES423968A1/es not_active Expired
- 1974-03-07 DE DE2410786A patent/DE2410786C3/de not_active Expired
- 1974-03-08 CA CA194,532A patent/CA1005931A/en not_active Expired
- 1974-03-12 BR BR1876/74A patent/BR7401876D0/pt unknown
- 1974-03-12 SE SE7403247A patent/SE406664B/xx unknown
-
1977
- 1977-08-24 JP JP10068377A patent/JPS5344187A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
FR2221814A1 (pt) | 1974-10-11 |
FR2221814B1 (pt) | 1977-09-09 |
JPS5340875B2 (pt) | 1978-10-30 |
AU6613374A (en) | 1975-08-28 |
CH559430A5 (pt) | 1975-02-28 |
DE2410786B2 (de) | 1978-10-26 |
IT1009579B (it) | 1976-12-20 |
JPS5344187A (en) | 1978-04-20 |
SE406664B (sv) | 1979-02-19 |
BE811197A (fr) | 1974-06-17 |
GB1442726A (en) | 1976-07-14 |
US3944447A (en) | 1976-03-16 |
JPS5544454B2 (pt) | 1980-11-12 |
NL7402623A (pt) | 1974-09-16 |
DE2410786A1 (de) | 1974-09-26 |
ES423968A1 (es) | 1976-05-01 |
JPS49122978A (pt) | 1974-11-25 |
DE2410786C3 (de) | 1979-06-28 |
CA1005931A (en) | 1977-02-22 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
BR7401876D0 (pt) | Estrutura de circuito integrado com isolamento dieletrico total e processo de fabrica-la | |
IT1058915B (it) | Perfezionato metodo di fabricazione e oggetto costruito con il medesimo | |
NL7904444A (nl) | Halfgeleiderinrichting met hoge doorslagspanning. | |
NL187550C (nl) | Geintegreerde schakeling met ten minste een stroominjektor. | |
BR7402645D0 (pt) | Processo e aparelho de fabricar equipamento eletrico | |
IT1007147B (it) | Circuito integrato | |
AT370845B (de) | Isolierglas | |
IT1021265B (it) | Circuito integrato | |
BE786785A (fr) | Element electrique de filtrage | |
BR7409554A (pt) | Material de contato eletrico e processo de fabrica-lo | |
IT958626B (it) | Connettore per pannello di circuito e relativo metodo di fabbricazione | |
BR7705207A (pt) | Processo de fabricacao de condutores de conexao | |
BR7205904D0 (pt) | Conexao eletrica e seu processo de montagem | |
IT1034569B (it) | Procedimento per fabbricare piastre circuit ali con il processo di fotoincisione | |
AT347649B (de) | Dachverschalungselement mit integrierter lattenstruktur | |
IT948659B (it) | Circuito integrato bistabile | |
BR7304805D0 (pt) | Tomada equiparavel com elementos estruturais eletricos ou eletronicos | |
SE392365B (sv) | Elektronmikroskop med en ringformig blendare | |
SE385259B (sv) | Elektriskt motstandsvermeelement | |
BR7701090A (pt) | Processo de fabricacao de uma bobina eletrica,e respectiva bobina | |
BR7205394D0 (pt) | Aperfeicoamentos em processo para fabricar uma celula de memoria de circuito integrado | |
BR7701406A (pt) | Armacao com retrovedacao | |
BR7410353D0 (pt) | Aperfeicoamentos em processo e aparelho para fabricacao de vidro plano | |
BR7406237D0 (pt) | Processo de fabricacao de um dispositivo de circuito integrado | |
BR7503293A (pt) | Interruptor-comutador eletrico e seu processo de montagem |