ATE331358T1 - Daten- und taktrückgewinnungsschaltung und eine vorrichtung mehrerer dieser schaltungen enthaltend - Google Patents

Daten- und taktrückgewinnungsschaltung und eine vorrichtung mehrerer dieser schaltungen enthaltend

Info

Publication number
ATE331358T1
ATE331358T1 AT02751575T AT02751575T ATE331358T1 AT E331358 T1 ATE331358 T1 AT E331358T1 AT 02751575 T AT02751575 T AT 02751575T AT 02751575 T AT02751575 T AT 02751575T AT E331358 T1 ATE331358 T1 AT E331358T1
Authority
AT
Austria
Prior art keywords
frequency
data
phase
clock recovery
recovery circuit
Prior art date
Application number
AT02751575T
Other languages
English (en)
Inventor
Mihai A T Sanduleanu
Original Assignee
Koninkl Philips Electronics Nv
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Koninkl Philips Electronics Nv filed Critical Koninkl Philips Electronics Nv
Application granted granted Critical
Publication of ATE331358T1 publication Critical patent/ATE331358T1/de

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/08Details of the phase-locked loop
    • H03L7/0805Details of the phase-locked loop the loop being adapted to provide an additional control signal for use outside the loop
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L7/00Automatic control of frequency or phase; Synchronisation
    • H03L7/06Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
    • H03L7/07Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop using several loops, e.g. for redundant clock signal generation
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L7/00Arrangements for synchronising receiver with transmitter
    • H04L7/02Speed or phase control by the received code signals, the signals containing no special synchronisation information
    • H04L7/033Speed or phase control by the received code signals, the signals containing no special synchronisation information using the transitions of the received signal to control the phase of the synchronising-signal-generating means, e.g. using a phase-locked loop
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03LAUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
    • H03L2207/00Indexing scheme relating to automatic control of frequency or phase and to synchronisation
    • H03L2207/06Phase locked loops with a controlled oscillator having at least two frequency control terminals

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Networks & Wireless Communication (AREA)
  • Signal Processing (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
  • Communication Control (AREA)
AT02751575T 2001-08-16 2002-08-02 Daten- und taktrückgewinnungsschaltung und eine vorrichtung mehrerer dieser schaltungen enthaltend ATE331358T1 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
EP01203121 2001-08-16

Publications (1)

Publication Number Publication Date
ATE331358T1 true ATE331358T1 (de) 2006-07-15

Family

ID=8180800

Family Applications (1)

Application Number Title Priority Date Filing Date
AT02751575T ATE331358T1 (de) 2001-08-16 2002-08-02 Daten- und taktrückgewinnungsschaltung und eine vorrichtung mehrerer dieser schaltungen enthaltend

Country Status (7)

Country Link
US (1) US20030035503A1 (de)
EP (1) EP1446911B1 (de)
JP (1) JP4124123B2 (de)
CN (1) CN100337421C (de)
AT (1) ATE331358T1 (de)
DE (1) DE60212688T2 (de)
WO (1) WO2003017563A2 (de)

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2008011173A (ja) * 2006-06-29 2008-01-17 Nippon Telegr & Teleph Corp <Ntt> Cdr回路
KR100885888B1 (ko) 2007-05-16 2009-02-26 삼성전자주식회사 클록-데이터 복원 회로, 이를 포함하는 멀티-포트 수신기및 클록-데이터 복원 방법
CN101420294B (zh) * 2007-10-24 2011-06-15 大唐移动通信设备有限公司 一种时钟锁相环控制方法及装置
FI124040B (fi) * 2011-04-04 2014-02-14 Tellabs Oy Menetelmä ja laite taajuustahdistuksen ohjaamiseksi
IN2014CN03997A (de) * 2011-10-28 2015-09-04 Koninkl Philips Nv
US8958513B1 (en) * 2013-03-15 2015-02-17 Xilinx, Inc. Clock and data recovery with infinite pull-in range
KR102222449B1 (ko) * 2015-02-16 2021-03-03 삼성전자주식회사 탭이 내장된 데이터 수신기 및 이를 포함하는 데이터 전송 시스템
ES2719545T3 (es) 2015-04-15 2019-07-11 Mitsubishi Electric Corp Sintetizador
US9442512B1 (en) 2015-11-20 2016-09-13 International Business Machines Corporation Interface clock frequency switching using a computed insertion delay
US10305495B2 (en) * 2016-10-06 2019-05-28 Analog Devices, Inc. Phase control of clock signal based on feedback
US10439793B2 (en) * 2017-05-03 2019-10-08 Global Unichip Corporation Device and method for recovering clock and data
CN107682007B (zh) * 2017-09-22 2021-01-15 哈尔滨工业大学 基于双环路的快锁定低抖动的时钟数据恢复电路
WO2023102439A1 (en) * 2021-11-30 2023-06-08 Arizona Board Of Regents On Behalf Of Arizona State University Fast tracking pll with analog mixer for phase detection

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4897874A (en) * 1988-03-31 1990-01-30 American Telephone And Telegraph Company At&T Bell Laboratories Metropolitan area network arrangement for serving virtual data networks
JP2511591B2 (ja) * 1990-10-29 1996-06-26 インターナショナル・ビジネス・マシーンズ・コーポレイション 無線光通信システムの動作方法および光通信システム
US5369376A (en) * 1991-11-29 1994-11-29 Standard Microsystems, Inc. Programmable phase locked loop circuit and method of programming same
US5490282A (en) * 1992-12-08 1996-02-06 International Business Machines Corporation Interface having serializer including oscillator operating at first frequency and deserializer including oscillator operating at second frequency equals half first frequency for minimizing frequency interference
US5446416A (en) * 1993-10-20 1995-08-29 Industrial Technology Research Institute Time acquisition system with dual-loop for independent frequency phase lock
AUPM972594A0 (en) * 1994-11-28 1994-12-22 Curtin University Of Technology Steered frequency phase locked loop
US5608357A (en) * 1995-09-12 1997-03-04 Vlsi Technology, Inc. High speed phase aligner with jitter removal
US6215835B1 (en) * 1997-08-22 2001-04-10 Lsi Logic Corporation Dual-loop clock and data recovery for serial data communication
US6819728B2 (en) * 2000-12-28 2004-11-16 International Business Machines Corporation Self-correcting multiphase clock recovery

Also Published As

Publication number Publication date
DE60212688D1 (de) 2006-08-03
US20030035503A1 (en) 2003-02-20
DE60212688T2 (de) 2007-06-14
WO2003017563A3 (en) 2004-06-17
JP4124123B2 (ja) 2008-07-23
EP1446911B1 (de) 2006-06-21
CN1599998A (zh) 2005-03-23
WO2003017563A2 (en) 2003-02-27
JP2005500742A (ja) 2005-01-06
EP1446911A2 (de) 2004-08-18
CN100337421C (zh) 2007-09-12

Similar Documents

Publication Publication Date Title
ATE331358T1 (de) Daten- und taktrückgewinnungsschaltung und eine vorrichtung mehrerer dieser schaltungen enthaltend
EP1791262A3 (de) Integrierter Halbleiterschaltkreis, der als Phasenregelkreis betrieben werden kann
ATE249108T1 (de) Multimode funkkommunikationsgerät mit gemeinsamen referenzoszillator
ATE398358T1 (de) Taktrückgewinnungsschaltung mit wählbarer phasenregelung
TW200701649A (en) Phase locked loop circuit and method of locking a phase
AU2002361761A1 (en) Multi-mode synchronous memory device and method of operating and testing same
JPH06224879A (ja) スペクトラム拡散通信用送信機および該送信機用lsi
EP0701329A3 (de) Phasenregelkreis mit einer leistungsarmen Rückkopplung und Betriebsverfahren
DE60122072D1 (de) Datentaktrückgewinnungsschaltung
ATE389261T1 (de) Verfahren und vorrichtung zur sicheren aktivierung eines funkkommunikationsgeräts aus dem bereitschaftszustand
CA2131104A1 (en) Signal Processing Device Having PLL Circuits
EP0102662A3 (de) Gleichzeitige Träger- und Taktsynchronisierung ohne phasenverriegelte Schleife
EP0360691A3 (de) Gerät zum Empfangen eines Digitalsignals
AU2468701A (en) Systems and methods for holdover circuits in phase locked loops
EP1309123A3 (de) Ultraschnelle Schaltung für Taktrückgewinnung optischer Signale
AU3114400A (en) Low jitter high phase resolution pll-based timing recovery system
ATE304241T1 (de) Frequenzregelkreis, taktwiederherstellungsschaltung und empfänger
TW316019U (en) Receive lock apparatus for dual phase locked loop
BR0116823A (pt) Circuito travado em fase
WO2003049292A3 (en) Single-chip digital phase frequency synthesiser
JP2003121506A5 (de)
DE60226671D1 (de) Schaltungen zur Funkkommunikation
WO2002054598A3 (en) Precision phase generator
KR20240010891A (ko) 동기화된 pll을 이용한 캐스케이드 fmcw 레이다
Shelke et al. Wireless RF communication based on DSP

Legal Events

Date Code Title Description
RER Ceased as to paragraph 5 lit. 3 law introducing patent treaties