WO2022137993A1 - Comparateur et élément d'imagerie à semi-conducteurs - Google Patents

Comparateur et élément d'imagerie à semi-conducteurs Download PDF

Info

Publication number
WO2022137993A1
WO2022137993A1 PCT/JP2021/043599 JP2021043599W WO2022137993A1 WO 2022137993 A1 WO2022137993 A1 WO 2022137993A1 JP 2021043599 W JP2021043599 W JP 2021043599W WO 2022137993 A1 WO2022137993 A1 WO 2022137993A1
Authority
WO
WIPO (PCT)
Prior art keywords
transistor
current
amplifier circuit
current terminal
switch
Prior art date
Application number
PCT/JP2021/043599
Other languages
English (en)
Japanese (ja)
Inventor
大基 田平
秀樹 田中
耕治 塚本
Original Assignee
ソニーセミコンダクタソリューションズ株式会社
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by ソニーセミコンダクタソリューションズ株式会社 filed Critical ソニーセミコンダクタソリューションズ株式会社
Publication of WO2022137993A1 publication Critical patent/WO2022137993A1/fr

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03KPULSE TECHNIQUE
    • H03K5/00Manipulating of pulses not covered by one of the other main groups of this subclass
    • H03K5/01Shaping pulses
    • H03K5/08Shaping pulses by limiting; by thresholding; by slicing, i.e. combined limiting and thresholding
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N25/00Circuitry of solid-state image sensors [SSIS]; Control thereof
    • H04N25/70SSIS architectures; Circuits associated therewith
    • H04N25/71Charge-coupled device [CCD] sensors; Charge-transfer registers specially adapted for CCD sensors
    • H04N25/75Circuitry for providing, modifying or processing image signals from the pixel array

Definitions

  • the present disclosure relates to a comparator and a solid-state image sensor.
  • Some AD converters include a comparator.
  • the comparator an auto zero operation for initializing the internal voltage and the like and a comparison operation (AD conversion operation) are performed.
  • Patent Document 1 discloses a method of switching the diode connection of each pair of transistors connected between a transistor constituting a differential pair and a power supply between auto zero operation and comparative operation.
  • One aspect of the present disclosure provides a comparator and a solid-state image sensor capable of suppressing an increase in the number of counts during AD conversion.
  • the comparator is a connection circuit connected between a first amplification circuit, a second amplification circuit provided after the first amplification circuit, and the first amplification circuit and the second amplification circuit.
  • the first amplification circuit comprises a first transistor in which a reference signal is input to the control terminal, and a second transistor in which an input signal is input to the control terminal via a capacitor to form a differential pair together with the first transistor.
  • a fourth transistor connected and the other current terminal connected to one current terminal of the second transistor, the other current terminal of the first transistor, the other current terminal of the second transistor, and the ground and the other of the power supply.
  • a second transistor switch connected between one of the current terminals and the control terminal of the second transistor, and a control terminal of the third transistor and the other of the third transistor.
  • the current terminal and the control terminal of the 4th transistor are connected to each other, and the connection circuit consists of the 1st switch connected between the other current terminal of the 3rd transistor and the 2nd amplification circuit, and the other current of the 4th transistor. Includes a second switch connected between the terminal and the second amplification circuit.
  • the solid-state imaging device includes a plurality of pixels and an AD converter that converts each pixel signal of each of the plurality of pixels into a digital signal, and the AD converter includes a pixel signal and a reference signal.
  • the comparator is a connection connected between the first amplification circuit, the second amplification circuit provided after the first amplification circuit, and the first amplification circuit and the second amplification circuit.
  • the first amplification circuit includes a circuit, a first transistor in which a reference signal is input to a control terminal, and a first transistor in which an input signal is input to a control terminal via a capacitor to form a differential pair together with the first transistor.
  • Two transistors a third transistor in which one current terminal is connected to one of the ground and the power supply, the other current terminal is connected to one of the current terminals of the first transistor, and one current terminal is one of the ground and the power supply.
  • a fourth transistor connected to and the other current terminal connected to one current terminal of the second transistor, the other current terminal of the first transistor and the other current terminal of the second transistor, and the ground and the other of the power supply.
  • the control terminal of the third transistor, the control terminal of the third transistor including the switch for the second transistor connected between the current source connected to the second transistor and one of the current terminals and the control terminal of the second transistor.
  • connection circuit is the first switch connected between the other current terminal of the third transistor and the second amplification circuit, and the other of the fourth transistor. Includes a second switch connected between the current terminal and the second amplification circuit.
  • FIG. 1 is a diagram showing an example of a schematic configuration of a solid-state image sensor according to an embodiment.
  • the solid-state image sensor 111 includes a pixel array unit 112, a timing control unit 113, a reference signal generation circuit 114, a row scanning unit 115, a column scanning unit 116, and a column processing unit 117.
  • the solid-state image sensor 111 is, for example, a CMOS image sensor.
  • the pixel array unit 112 includes a plurality of pixels 121 arranged in a matrix (m rows and n columns). In order to distinguish each pixel 121, it is referred to as a pixel 121 mn or the like and is shown.
  • the pixels 121 in each row are connected to the row scanning unit 115 via the horizontal signal line 122.
  • the horizontal signal line 122 corresponding to each line is referred to as a horizontal signal line 122 m or the like and is illustrated.
  • the pixels 121 in each row are connected to the column processing unit 117 via the vertical signal line 123.
  • Each vertical signal line 123 corresponding to each line is referred to as a vertical signal line 123 n or the like and is illustrated.
  • Each pixel 121 is driven line by line according to a control signal supplied via the horizontal signal line 122, and outputs a pixel signal VSL at a level corresponding to the amount of received light to the vertical signal line 123.
  • the timing control unit 113 controls the operation timing of the reference signal generation circuit 114, the row scanning unit 115, the column scanning unit 116, and the column processing unit 117 by generating and supplying various signals.
  • Examples of the signal generated by the timing control unit 113 include a clock signal CLK, a control signal CS1, a control signal CS2, and a control signal CS3.
  • the clock signal CLK serves as an operating reference for the reference signal generation circuit 114 and the column processing unit 117.
  • the control signal CS1 controls the operation of the reference signal generation circuit 114.
  • the control signal CS2 and the control signal CS3 control the operation of the column processing unit 117.
  • the reference signal generation circuit 114 generates a reference signal Vramp and supplies it to the column processing unit 117.
  • the reference signal Vramp is a lamp signal whose voltage value changes (rises or falls) with a constant gradient according to the clock signal CLK.
  • the row scanning unit 115 drives the pixel 121 row by row.
  • the row scanning unit 115 supplies the pixel 121 with a control signal (transfer signal, selection signal, reset signal, etc.) for driving the pixel 121 row by row.
  • the column scanning unit 116 supplies a control signal to the column processing unit 117, and outputs the pixel signal VSL AD-converted by the column processing unit 117, which will be described later, to the horizontal output line in order for each column.
  • the column processing unit 117 is provided for each column and processes the pixel signal from the pixel 121.
  • An example of processing is AD conversion, and the column processing unit 117 includes an AD conversion circuit 130 provided for each column.
  • the AD conversion circuit 130 corresponding to each column is referred to as an AD conversion circuit 130 n or the like and is illustrated.
  • the AD conversion circuit 130 AD-converts the pixel signal VSL from the pixel 121 input via the vertical signal line 123.
  • the AD conversion circuit 130 includes a comparator 131, a counter 132, a switch 133, and a memory 134.
  • the comparator 131, the counter 132, and the switch 133 corresponding to each column are referred to as a comparator 131 n , a counter 132 n , a switch 133 n , and the like, and are illustrated.
  • the reference signal Vramp is input to one input terminal of the comparator 131.
  • a pixel signal VSL is input to the other input terminal of the comparator 131.
  • the output terminal of the comparator 131 is connected to the counter 132.
  • Comparator 131 compares the reference signal Vram with the pixel signal VSL. For example, the comparator 131 outputs a high-level signal when the voltage of the reference signal Vram is larger than the voltage of the pixel signal VSL, and outputs a low-level signal when the voltage of the reference signal Vram is equal to or lower than the voltage of the pixel signal VSL. Output.
  • the comparator 131 outputs a high-level signal when the voltage of the reference signal Vram is equal to or lower than the voltage of the pixel signal VSL, and outputs a low-level signal when the voltage of the reference signal Vram is larger than the voltage of the pixel signal VLS. Output.
  • the output voltage of the comparator 131 is referred to as a voltage VOUT2 and is shown in the figure.
  • the counter 132 performs a down count or an up count in synchronization with the clock signal CLK according to the control signal CS2.
  • the count value (count result) corresponds to the comparison period between the reference signal Vram and the pixel signal VSL in the comparator 131.
  • the switch 133 is turned on (conducting state) when the counting operation of the counter 132 for the pixel 121 in the predetermined row is completed according to the control signal CS3. Then, the switch 33 transfers the count value of the counter 132 to the memory 134.
  • the memory 134 outputs the retained pixel signal VSL after AD conversion to the horizontal output line according to the control signal supplied from the column scanning unit 116.
  • FIG. 2 is a diagram showing an example of a schematic configuration of pixels and the like.
  • the pixel 121 includes a PD 141, a transfer transistor 142, a charge storage unit 143, an FD (floating diffusion) unit 144, an amplification transistor 145, a selection transistor 146, and a reset transistor 147.
  • PD141 is a photodiode (photoelectric conversion unit) that generates and stores electric charges according to the amount of received light.
  • the anode of the PD 141 is connected to the ground GND and the cathode is connected to the gate of the amplification transistor 145 via the transfer transistor 142.
  • the transfer transistor 142 is connected between the PD 141 and the charge storage unit 143, and transfers the charge stored in the PD 141 to the charge storage unit 143.
  • the charge transfer is controlled by the transfer signal Tx supplied to the gate of the transfer transistor 142.
  • the transfer signal Tx is supplied from the row scanning unit 115 (FIG. 1).
  • the charge storage unit 143 is a capacitance provided between the ground GND and the FD unit 144, and stores the charge transferred from the PD 141 via the transfer transistor 142.
  • the FD unit 144 is a charge detection unit that converts an electric charge into a voltage, and the electric charge held in the FD unit 144 is converted into a voltage in the amplification transistor 145.
  • the amplification transistor 145 outputs a voltage at a level corresponding to the electric charge stored in the FD unit 144 to the source.
  • the source of the amplification transistor 145 is connected to the vertical signal line 123 via the selection transistor 146.
  • the amplification transistor 145 constitutes a source follower together with a current source (not shown).
  • the source follower is a read-out circuit that reads out a signal obtained by photoelectric conversion in PD141.
  • the selection transistor 146 is connected between the amplification transistor 145 and the vertical signal line 123, and the output voltage of the amplification transistor 145 appears on the vertical signal line 123 as a pixel signal VSL. This appearance is controlled by the selection signal SEL supplied to the gate of the selection transistor 146.
  • the selection signal SEL is supplied from the row scanning unit 115 (FIG. 1).
  • the reset transistor 147 is connected between the FD unit 144 and the power supply VDD to reset the FD unit 144.
  • the reset of the FD unit 144 is controlled by the reset signal RST supplied to the gate of the reset transistor 147.
  • the reset signal RST is supplied from the row scanning unit 115 (FIG. 1).
  • the pixel signal VSL of the pixel 121 is input to the comparator 131 via the vertical signal line 123.
  • the reference signal Vram is input to one input terminal of the comparator 131 via the capacitor C1 in this example.
  • the pixel signal VSL is input to the other input terminal of the comparator 131 via the capacitor C2.
  • the charges accumulated in the PD 141 are collectively transferred to the FD unit 144, and the shutter closing simultaneity is maintained by sequentially reading out each column.
  • the signal (D phase) when the FD unit 144 is reset by the reset transistor 147 and the signal (P phase) when the FD unit 144 stores the electric charge generated by the PD 141 are read. It is issued and AD converted.
  • FIG. 3 is a diagram showing an example of a schematic configuration of a comparator.
  • the comparator 131 includes an amplifier circuit 10 (first amplifier circuit), an amplifier circuit 20 (second amplifier circuit), and a connection circuit 30.
  • control signals ⁇ 1 to control signals ⁇ 3 and control signals X ⁇ 1 to control signals X ⁇ 3 obtained by inverting these are exemplified.
  • Each control signal is supplied from, for example, the row scanning unit 115.
  • connection may mean that the two elements are directly connected to each other, or that the two elements are electrically connected to each other via another element. You may.
  • the amplifier circuit 10 is a differential amplifier circuit provided in the previous stage (input stage), and outputs a voltage corresponding to the difference between the pixel signal VSL (input signal) and the reference signal Vram.
  • the amplifier circuit 10 includes transistors 11 to 18, a current source Is, a capacitor C1, and a capacitor C2.
  • the transistor 11, the transistor 12, and the transistor 17 are n-type transistors (more specifically, n-type MOSFETs).
  • the transistors 13 to 16 and the transistor 18 are p-type transistors (more specifically, p-type MOSFETs).
  • the gate (or the base) of the transistor may be referred to as a "control terminal”.
  • the drain and source (may be collector or emitter) of a transistor may be referred to as a "current terminal”.
  • the transistor 11 is a first transistor that constitutes a differential pair together with the transistor 12.
  • the reference signal Vram is input to the gate (control terminal) of the transistor 11 via the capacitor C1.
  • the reference signal Vram of the pixel 121 in the i-th column is referred to as a reference signal Vram_i and is illustrated.
  • the drain of the transistor 11 (one current terminal) is connected to the source of the transistor 13 (the other current terminal).
  • the voltage of the drain of the transistor 11 is referred to as a voltage VOUT1_AZ and is shown in the figure.
  • the source of the transistor 11 (the other current terminal) is connected to the ground GND via the current source Is.
  • the transistor 12 is a second transistor that constitutes a differential pair together with the transistor 11.
  • a pixel signal VSL is input to the gate (control terminal) of the transistor 12 via the capacitor C2.
  • the pixel signal VSL of the pixel 121 in the i-th column is referred to as a pixel signal VSL_i and is shown.
  • the drain of the transistor 12 (one current terminal) is connected to the source of the transistor 14 (the other current terminal).
  • the source of the transistor 12 (the other current terminal) is connected to the ground GND via the current source Is.
  • the transistor 13 is connected between the transistor 11 and the power supply VDD.
  • the gate (control terminal) of the transistor 13 is connected to the source of the transistor 13.
  • the drain (one current terminal) of the transistor 13 is connected to the power supply VDD.
  • the source of the transistor 13 is connected to the drain of the transistor 11.
  • the voltage of the source of the transistor 13 is referred to as a voltage VOUT1 and is shown in the figure.
  • the transistor 14 is connected between the transistor 12 and the power supply VDD.
  • the gate (control terminal) of the 14 is connected to the gate of the transistor 13. That is, the gate of the transistor 13, the source of the transistor 13, and the gate of the transistor 14 are connected to each other.
  • the drain (one current terminal) of the transistor 14 is connected to the power supply VDD.
  • the source of the transistor 14 is connected to the drain of the transistor 12.
  • the current source Is is connected between the transistor 11 and the transistor 12 and the ground GND. Specifically, the current source Is is connected between the source of the transistor 11 and the source of the transistor 12 and the ground GND so that the current flows from the transistor 11 and the transistor 12 toward the ground GND.
  • the transistor 15 is a switch transistor (second transistor switch) connected between the drain and the gate of the transistor 12.
  • a control signal X ⁇ 1 is supplied to the gate (control terminal) of the transistor 15.
  • One of the drain and the source (current terminal) of the transistor 15 is connected to the drain of the transistor 12, and the other is connected to the gate of the transistor 12.
  • the transistor 16 is a switch transistor (switch for the first transistor) connected between the drain and the gate of the transistor 11.
  • a control signal X ⁇ 1 is supplied to the gate (control terminal) of the transistor 16.
  • One of the drain and the source (current terminal) of the transistor 16 is connected to the drain of the transistor 11, and the other is connected to the gate of the transistor 11.
  • the transistor 17 is an example of a level shift circuit LSC connected between the transistor 11 and the transistor 13.
  • the transistor 17 is a diode connected diode.
  • the gate (control terminal) of the transistor 17 is connected to the drain (one current terminal).
  • the drain of the transistor 17 is connected to the source of the transistor 13.
  • the source of the transistor 17 (the other current terminal) is connected to the drain of the transistor 11.
  • the configuration of the level shift circuit LSC is not limited to the example shown in FIG.
  • the level shift circuit LSC may be configured to include other circuit elements such as resistors in place of or with a diode such as a transistor 17.
  • the transistor 18 is a bypass switch connected in parallel to the level shift circuit LSC between the source of the transistor 13 and the drain of the transistor 11.
  • the control signal X ⁇ 2 is supplied to the gate (control terminal) of the transistor 18.
  • One of the drain and the source (current terminal) of the transistor 18 is connected to the source of the transistor 13, and the other is connected to the drain of the transistor 11.
  • the amplifier circuit 20 is provided in the subsequent stage (output stage) of the amplifier circuit 10.
  • the amplifier circuit 20 includes transistors 21 to 23 and a capacitor C3.
  • the transistor 23 is an n-type transistor, and the transistor 21 and the transistor 22 are p-type transistors.
  • the transistor 21 is an input transistor of the amplifier circuit 20.
  • the gate (control terminal) of the transistor 21 is connected to the amplifier circuit 10 via the connection circuit 30.
  • the voltage input to the gate of the transistor 21 is referred to as a voltage VOUT0 and is shown in the figure.
  • the drain (one current terminal) of the transistor 21 is connected to the power supply VDD.
  • the source of the transistor 21 (the other current terminal) is connected to the drain of the transistor 22 (the other current terminal).
  • the transistor 22 is connected between the transistor 21 and the ground GND.
  • the gate (control terminal) of the transistor 22 is connected to the drain of the transistor 22 via the transistor 23 and is connected to the ground GND via the capacitor C3.
  • the drain of the transistor 22 (one of the current terminals) is connected to the source of the transistor 21.
  • the source of transistor 22 (the other current terminal) is connected to ground GND.
  • the transistor 21 and the transistor 22 form a source grounded amplifier circuit.
  • the voltage at the connection point between the source of the transistor 21 and the drain of the transistor 22 is referred to as a voltage VOUT2 and is shown in the figure.
  • the voltage VOUT2 is the output voltage of the comparator 131, that is, the result of comparison between the reference signal Vram and the pixel signal VSL.
  • the transistor 23 is a switch transistor connected between the drain and the gate of the transistor 22.
  • a control signal ⁇ 1 is supplied to the gate (control terminal) of the transistor 23.
  • One of the drain and the source (current terminal) of the transistor 23 is connected to the drain of the transistor 22, and the other is connected to the gate of the transistor 22.
  • the capacitor C3 is connected between the gate of the transistor 22 and the ground GND.
  • the connection circuit 30 is connected between the amplifier circuit 10 and the amplifier circuit 20.
  • the connection circuit 30 includes a transistor 31 and a transistor 32.
  • the transistor 31 and the transistor 32 are p-type transistors.
  • the transistor 31 is a switch transistor (first switch) connected between the source of the transistor 13 of the amplifier circuit 10 and the gate of the transistor 21 of the amplifier circuit 20.
  • a control signal X ⁇ 3 is supplied to the gate (control terminal) of the transistor 31.
  • One of the drain and the source (current terminal) of the transistor 31 is connected to the source of the transistor 13, and the other is connected to the gate of the transistor 21.
  • the transistor 32 is a switch transistor (second switch) connected between the source of the transistor 14 of the amplifier circuit 10 and the gate of the transistor 21 of the amplifier circuit 20.
  • a control signal ⁇ 3 is supplied to the gate (control terminal) of the transistor 32.
  • One of the drain and the source (current terminal) of the transistor 32 is connected to the source of the transistor 14, and the other is connected to the gate of the transistor 21.
  • the operation of the comparator 131 includes an auto zero operation (AZ operation) and a comparison operation (AD conversion operation) after the auto zero operation is canceled (after completion). Each operation will be described in association with some control signals.
  • control signal X ⁇ 1 is set to the low level.
  • the transistor 15, the transistor 16 and the transistor 23 are turned on (conducting state).
  • the control signal X ⁇ 2 is set to a high level.
  • the transistor 18 is turned off (non-conducting state).
  • the control signal X ⁇ 3 is set to a low level.
  • the transistor 31 is turned on.
  • the transistor 32 is turned off.
  • a voltage obtained by lowering (shifting) the source voltage of the transistor 13 by the voltage of the level shift circuit LSC is supplied to the gate of the transistor 11, and is held by the capacitor C1.
  • the voltage at the gate of the transistor 11 is initialized.
  • the voltage at the gate of the transistor 11 is copied to the gate of the transistor 12 by the voltage follower and held by the capacitor C2.
  • the voltage at the gate of the transistor 12 is initialized.
  • the voltage VOUT1 of the amplifier circuit 10 in the above-mentioned state is supplied to the gate of the transistor 21 via the transistor 31.
  • the voltage value corresponding to the amount of current flowing through the transistor 21 and the transistor 22 is held by the capacitor C3.
  • the gate voltage of the transistor 22, and thus the current flowing through the transistor 21 and the transistor 22 are initialized.
  • the control signal X ⁇ 1 switches from low level to high level.
  • the transistor 15, the transistor 16 and the transistor 23 are turned off.
  • the control signal X ⁇ 2 switches from high level to low level.
  • Transistor 18 is turned on.
  • the control signal X ⁇ 3 is switched from the high level to the low level.
  • the transistor 31 is turned off.
  • the transistor 32 is turned on.
  • the voltage corresponding to the difference between the reference signal Vramp_i input to the gate of the transistor 11 and the pixel signal VSL_i input to the gate of the transistor 12 is set as the voltage VOUT0 and eventually the voltage VOUT2. It is output.
  • the voltage VOUT2 is counted by the counter 132 (FIG. 3), and AD conversion is performed.
  • FIG. 4 is a diagram schematically showing an example of the operation of the comparator.
  • the control signal X ⁇ 1, the control signal X ⁇ 2, and the control signal X ⁇ 3 are controlled to low level, high level, and low level (control signal ⁇ 3 is high level).
  • a voltage VOUT1_AZ obtained by shifting the voltage VOUT1 by the voltage of the level shift circuit LSC is supplied to the gate of the transistor 11, and the gate voltage of the transistor 11 and the gate voltage of the transistor 12 are initialized.
  • the comparison operation is performed after the auto zero operation is canceled (after the AZ is canceled) after the time t1.
  • the control signal X ⁇ 1 and the control signal X ⁇ 2 are controlled to high level and low level.
  • the control signal X ⁇ 3 is controlled to a high level.
  • the voltage corresponding to the difference between the reference voltage Vramp_i and the pixel signal VSL_i is output as the voltage VOUT0 and thus the voltage VOUT2.
  • the D phase is AD converted from time t3 to time t4. That is, at time t3, the voltage of the reference signal Vram_i begins to change, and at time t4, it becomes equal to the voltage of the pixel signal VSL_i. This period is counted as the AD conversion value of the D phase.
  • the P phase is AD converted from time t5 to time t6. That is, at time t5, the voltage of the reference signal Vram_i begins to change, and at time t6, it becomes equal to the voltage of the pixel signal VSL_i. This period is counted as the AD conversion value of the P phase.
  • the comparator 131 operates as described above.
  • the order of AD conversion of the D phase and the P phase may be reversed.
  • connection circuit 30 includes a connection circuit 30. This will be described with reference to FIGS. 5 to 7. In order to facilitate understanding, some configurations of the illustrated comparator are omitted or simplified.
  • the comparator 131A exemplified in FIGS. 5 and 6 is also one of the comparators according to the embodiment.
  • the comparator 131A is different from the comparator 131 (FIG. 3) described so far in that it does not include the capacitor C1, the transistor 16, the level shift circuit LSC (transistor 17), and the transistor 18.
  • the current source Is is illustrated as a transistor to which a control voltage VGCM is supplied to the gate.
  • the transistor 15, transistor 23, transistor 31 and transistor 32 are illustrated as switches.
  • the transistor 17, the transistor 23, and the transistor 31 are controlled to be on, and the transistor 32 is controlled to be turned off. Since there is no capacitor C1, the reference signal Vramp is directly input to the gate of the transistor 11, and the voltage of the gate of the transistor 11 and the voltage of the gate of the transistor 12 are initialized. The current flowing through the transistor 21 and the transistor 22 is also initialized.
  • the transistor 17, the transistor 23, and the transistor 31 are controlled to be off, and the transistor 32 is controlled to be on.
  • the voltage corresponding to the difference between the reference signal Vram and the pixel signal VSL_i is output as the voltage VOUT0 and thus the voltage VOUT2.
  • FIG. 7 is a diagram schematically showing an example of the operation of the comparator.
  • the control signal X ⁇ 1 and the control signal ⁇ 3 are set to low level and high level.
  • a reference signal Vram is input to the gate of the transistor 11, and the voltage of the gate of the transistor 11 and the voltage of the gate of the transistor 12 are initialized.
  • a comparison operation (AD conversion operation) is performed.
  • the control signal X ⁇ 1 is controlled to a high level.
  • the control signal ⁇ 3 is controlled to a low level.
  • the D phase is AD converted from time t13 to time t14. That is, at time t13, the voltage of the reference signal Vram begins to change, and at time t14, it becomes equal to the voltage of the pixel signal VSL_i. This comparison period is counted.
  • the P phase is AD converted from time t15 to time t16. That is, at time t5, the voltage of the reference signal Vram begins to change, and at time t6, it becomes equal to the voltage of the pixel signal VSL_i. This comparison period is counted.
  • the comparator 131E according to the comparative example shown in FIGS. 8 and 9 has the same configuration as that of Patent Document 1.
  • the components of the comparator 131E are obtained by adding "E" to the codes of the corresponding components of the comparator 131 (FIG. 3) and the comparator 131A (FIGS. 6 and 7) described above (referred to as transistors 11E and the like). Illustrated.
  • the comparator 131E does not have a configuration corresponding to the capacitor C2 (FIG. 3).
  • the diode connection is switched by the transistor 31E connected between the gate and the source of the transistor 13E and the transistor 32E connected between the gate and the source of the transistor 14E.
  • the transistor 16E, the transistor 23E, and the transistor 32E are controlled to be on, and the transistor 31E is controlled to be turned off.
  • the transistor 16E, the transistor 23E, and the transistor 32E are controlled to be off, and the transistor 31E is controlled to be on.
  • FIG. 10 is a diagram schematically showing an example of the operation of the comparator according to the comparative example.
  • the control signal X ⁇ 1 and the control signal ⁇ 3 are set to low level and high level.
  • the pixel signal VSL is input to the gate of the transistor 12E, and the voltage of the gate of the transistor 11E and the voltage of the gate of the transistor 12 are initialized.
  • a comparison operation (AD conversion operation) is performed.
  • the control signal X ⁇ 1 is controlled to a high level.
  • the control signal ⁇ 3 is controlled to a low level.
  • the voltage VOUT1 rises and the reference voltage Vramp_i also rises via the coupling. The amount of this rise varies, and some examples of the reference voltage Vramp_i after the rise are illustrated by the alternate long and short dash line.
  • the D phase is AD converted from time t23 to time t24. That is, at time t23, the voltage of the reference signal Vramp_i begins to change, and at time t24, it becomes equal to the voltage of the pixel signal VSL. This period is counted as the AD conversion value of the D phase. The count period (time t23 to time t24) becomes longer due to the occurrence of the feedthrough described above, and the count value increases.
  • the P phase is AD converted from time t25 to time t26. That is, at time t25, the voltage of the reference signal Vramp_i begins to change, and at time t26, it becomes equal to the voltage of the pixel signal VSL. This comparison period is counted. The comparison period (time t25 to time t26) becomes longer and the count value increases by the amount of the above-mentioned feedthrough.
  • the comparison period of the D phase of the comparator 131A (time t13 to time t14 in FIG. 7) is shorter than the comparison period of the D phase of the comparator 131E (time t23 to time t24 in FIG. 10).
  • the comparison period of the P phase of the comparator 131A (time t15 to time t16 in FIG. 7) is shorter than the comparison period of the P phase of the comparator 131E (time t25 to time t26 in FIG. 10).
  • the AD conversion can be speeded up by that amount.
  • the feedthrough at the time of switching the diode connection unlike the comparator 131E does not occur, so that the increase in the count number at the time of AD change can be suppressed by that amount.
  • FIG. 11 is a diagram schematically showing an example of the operation of the comparator.
  • the upper limit UL and the lower limit LL of the operating voltage range of the comparator are shown.
  • the upper limit UL and the lower limit LL are located between the power supply VDD and the voltage VSS (corresponding to the ground GND).
  • the voltage VOUT1_AZ is supplied to the gate of the transistor 11, and the voltage of the gate of the transistor 11 and the voltage of the gate of the transistor 12 are initialized.
  • the voltage VOUT1_AZ is a voltage obtained by shifting the voltage VOUT1 at the source of the transistor 13 by the level shift circuit LSC, and is a voltage closer to the lower limit value LL than the voltage VOUT1.
  • the voltage of the reference voltage Vramp_i is changed, the voltage is compared with the voltage of the pixel signal VSL_i, and AD conversion is performed.
  • the operating voltage is within the range of the upper limit value UL and the lower limit value LL in any AD conversion of the D phase and the P phase.
  • FIG. 11 an example of voltage fluctuation in the absence of the level shift circuit LSC is shown by an alternate long and short dash line.
  • the voltage VOUT1 is supplied to the gate of the transistor 11, and the voltage of the gate of the transistor 11 and the voltage of the gate of the transistor 12 are initialized. This voltage is farther from the lower limit value LL than the voltage VOUT1 described above.
  • the operating voltage exceeds the upper limit UL in the P-phase AD conversion after the D-phase AD conversion, and the AD conversion is not properly performed.
  • the comparator 131 by providing the level shift circuit LSC, the voltage of the gate of the transistor 11 and the voltage of the gate of the transistor 12 can be initialized with a more appropriate voltage. Therefore, the operating voltage at the time of AD conversion can be kept within the upper limit value UL and the lower limit value LL, and AD conversion can be appropriately performed. Further, by using the level shift circuit LSC, the circuit area can be reduced as compared with the case where a circuit for separately generating and supplying a voltage is provided, for example.
  • FIG. 12 is a diagram showing an example of a schematic configuration of a comparator according to a modified example. It is illustrated by adding "B" to the code of the component corresponding to the comparator 131 (FIG. 3) (referred to as transistor 11B or the like).
  • the transistor 13B, the transistor 14B, the transistor 15B, the transistor 16B, the transistor 17B, the transistor 18B, the transistor 21B, the transistor 31B and the transistor 32B are n-type transistors.
  • the transistor 11B, the transistor 12B, the transistor 22B and the transistor 23B are p-type transistors.
  • each element is appropriately changed from the comparator 131.
  • one current terminal and the other current terminal of the transistors 11 to 14 are described as drains and sources, but in FIG. 12, one current terminal of the transistors 11B to 14B and the other current terminal are described. Is described as source and drain.
  • the source of transistor 13B (one current terminal) and the source of transistor 14B (one current terminal) are connected to ground GND.
  • the current source Is is located between the power supply VDD and the drain of the transistor 11B (the other current terminal) and the drain of the transistor 12B (the other current terminal) so that the current flows from the power supply VDD toward the transistor 11B and the transistor 12B. Be connected.
  • control signal for example, the low level and the high level of the control signal ⁇ 1 and the control signal X ⁇ 1 are appropriately changed so as to be opposite to those of the comparator 131.
  • control signal ⁇ 2 the control signal ⁇ 3, and the like.
  • a control signal ⁇ 1 is supplied to the gate of the transistor 15B and the gate of the transistor 16B.
  • a control signal ⁇ 2 is supplied to the gate of the transistor 18B.
  • a control signal X ⁇ 1 is supplied to the gate of the transistor 23B.
  • a control signal ⁇ 3 is supplied to the gate of the transistor 31B.
  • the control signal X ⁇ 3 is supplied to the gate of the transistor 32B.
  • FIG. 13 is a diagram schematically showing an example of the operation of the comparator.
  • the control signal ⁇ 1, the control signal ⁇ 2, and the control signal ⁇ 3 are controlled to low level, high level, and high level (control signal X ⁇ 3 is low level).
  • the comparison operation AD conversion operation
  • the control signal ⁇ 1, the control signal ⁇ 2, and the control signal ⁇ 3 are controlled to high level, low level, and low level. Since the specific operation is the same as that of the comparator 131 (FIG. 4, etc.), the description will not be repeated.
  • the technology according to the present disclosure (this technology) can be applied to various products.
  • the technology according to the present disclosure is realized as a device mounted on a moving body of any kind such as an automobile, an electric vehicle, a hybrid electric vehicle, a motorcycle, a bicycle, a personal mobility, an airplane, a drone, a ship, and a robot. You may.
  • FIG. 14 is a block diagram showing a schematic configuration example of a vehicle control system, which is an example of a mobile control system to which the technique according to the present disclosure can be applied.
  • the vehicle control system 12000 includes a plurality of electronic control units connected via the communication network 12001.
  • the vehicle control system 12000 includes a drive system control unit 12010, a body system control unit 12020, an outside information detection unit 12030, an in-vehicle information detection unit 12040, and an integrated control unit 12050.
  • a microcomputer 12051, an audio image output unit 12052, and an in-vehicle network I / F (Interface) 12053 are shown as a functional configuration of the integrated control unit 12050.
  • the drive system control unit 12010 controls the operation of the device related to the drive system of the vehicle according to various programs.
  • the drive system control unit 12010 has a driving force generator for generating a driving force of a vehicle such as an internal combustion engine or a driving motor, a driving force transmission mechanism for transmitting the driving force to the wheels, and a steering angle of the vehicle. It functions as a control device such as a steering mechanism for adjusting and a braking device for generating braking force of the vehicle.
  • the body system control unit 12020 controls the operation of various devices mounted on the vehicle body according to various programs.
  • the body system control unit 12020 functions as a keyless entry system, a smart key system, a power window device, or a control device for various lamps such as headlamps, back lamps, brake lamps, turn signals or fog lamps.
  • the body system control unit 12020 may be input with radio waves transmitted from a portable device that substitutes for the key or signals of various switches.
  • the body system control unit 12020 receives inputs of these radio waves or signals and controls a vehicle door lock device, a power window device, a lamp, and the like.
  • the outside information detection unit 12030 detects information outside the vehicle equipped with the vehicle control system 12000.
  • the image pickup unit 12031 is connected to the vehicle outside information detection unit 12030.
  • the vehicle outside information detection unit 12030 causes the image pickup unit 12031 to capture an image of the outside of the vehicle and receives the captured image.
  • the out-of-vehicle information detection unit 12030 may perform object detection processing or distance detection processing such as a person, a vehicle, an obstacle, a sign, or a character on the road surface based on the received image.
  • the image pickup unit 12031 is an optical sensor that receives light and outputs an electric signal according to the amount of the light received.
  • the image pickup unit 12031 can output an electric signal as an image or can output it as distance measurement information. Further, the light received by the image pickup unit 12031 may be visible light or invisible light such as infrared light.
  • the in-vehicle information detection unit 12040 detects the in-vehicle information.
  • a driver state detection unit 12041 that detects a driver's state is connected to the vehicle interior information detection unit 12040.
  • the driver state detection unit 12041 includes, for example, a camera that images the driver, and the in-vehicle information detection unit 12040 determines the degree of fatigue or concentration of the driver based on the detection information input from the driver state detection unit 12041. It may be calculated, or it may be determined whether or not the driver has fallen asleep.
  • the microcomputer 12051 calculates the control target value of the driving force generator, the steering mechanism, or the braking device based on the information inside and outside the vehicle acquired by the vehicle exterior information detection unit 12030 or the vehicle interior information detection unit 12040, and the drive system control unit.
  • a control command can be output to 12010.
  • the microcomputer 12051 realizes ADAS (Advanced Driver Assistance System) functions including vehicle collision avoidance or impact mitigation, follow-up driving based on inter-vehicle distance, vehicle speed maintenance driving, vehicle collision warning, vehicle lane deviation warning, and the like. It is possible to perform cooperative control for the purpose of.
  • ADAS Advanced Driver Assistance System
  • the microcomputer 12051 controls the driving force generating device, the steering mechanism, the braking device, and the like based on the information around the vehicle acquired by the outside information detection unit 12030 or the inside information detection unit 12040, so that the driver can control the driver. It is possible to perform coordinated control for the purpose of automatic driving that runs autonomously without depending on the operation.
  • the microcomputer 12051 can output a control command to the body system control unit 12020 based on the information outside the vehicle acquired by the vehicle outside information detection unit 12030.
  • the microcomputer 12051 controls the headlamps according to the position of the preceding vehicle or the oncoming vehicle detected by the outside information detection unit 12030, and performs cooperative control for the purpose of anti-glare such as switching the high beam to the low beam. It can be carried out.
  • the audio image output unit 12052 transmits an output signal of at least one of audio and image to an output device capable of visually or audibly notifying information to the passenger or the outside of the vehicle.
  • an audio speaker 12061, a display unit 12062, and an instrument panel 12063 are exemplified as output devices.
  • the display unit 12062 may include, for example, at least one of an onboard display and a head-up display.
  • FIG. 15 is a diagram showing an example of the installation position of the image pickup unit 12031.
  • the image pickup unit 12031 has image pickup units 12101, 12102, 12103, 12104, and 12105.
  • the image pickup units 12101, 12102, 12103, 12104, 12105 are provided at positions such as, for example, the front nose, side mirrors, rear bumpers, back doors, and the upper part of the windshield in the vehicle interior of the vehicle 12100.
  • the image pickup unit 12101 provided in the front nose and the image pickup section 12105 provided in the upper part of the windshield in the vehicle interior mainly acquire an image in front of the vehicle 12100.
  • the image pickup units 12102 and 12103 provided in the side mirror mainly acquire images of the side of the vehicle 12100.
  • the image pickup unit 12104 provided in the rear bumper or the back door mainly acquires an image of the rear of the vehicle 12100.
  • the image pickup unit 12105 provided on the upper part of the windshield in the vehicle interior is mainly used for detecting a preceding vehicle, a pedestrian, an obstacle, a traffic light, a traffic sign, a lane, or the like.
  • FIG. 15 shows an example of the shooting range of the imaging units 12101 to 12104.
  • the imaging range 12111 indicates the imaging range of the imaging unit 12101 provided on the front nose
  • the imaging ranges 12112 and 12113 indicate the imaging range of the imaging units 12102 and 12103 provided on the side mirrors, respectively
  • the imaging range 12114 indicates the imaging range.
  • the imaging range of the imaging unit 12104 provided on the rear bumper or the back door is shown. For example, by superimposing the image data captured by the imaging units 12101 to 12104, a bird's-eye view image of the vehicle 12100 can be obtained.
  • At least one of the image pickup units 12101 to 12104 may have a function of acquiring distance information.
  • at least one of the image pickup units 12101 to 12104 may be a stereo camera including a plurality of image pickup elements, or may be an image pickup element having pixels for phase difference detection.
  • the microcomputer 12051 has a distance to each three-dimensional object in the image pickup range 12111 to 12114 based on the distance information obtained from the image pickup unit 12101 to 12104, and a temporal change of this distance (relative speed with respect to the vehicle 12100).
  • a predetermined speed for example, 0 km / h or more
  • the microcomputer 12051 can set an inter-vehicle distance to be secured in advance in front of the preceding vehicle, and can perform automatic brake control (including follow-up stop control), automatic acceleration control (including follow-up start control), and the like. In this way, it is possible to perform coordinated control for the purpose of automatic driving or the like that autonomously travels without relying on the driver's operation.
  • the microcomputer 12051 converts three-dimensional object data related to a three-dimensional object into two-wheeled vehicles, ordinary vehicles, large vehicles, pedestrians, electric poles, and other three-dimensional objects based on the distance information obtained from the image pickup units 12101 to 12104. It can be classified and extracted and used for automatic avoidance of obstacles. For example, the microcomputer 12051 distinguishes obstacles around the vehicle 12100 into obstacles that are visible to the driver of the vehicle 12100 and obstacles that are difficult to see. Then, the microcomputer 12051 determines the collision risk indicating the risk of collision with each obstacle, and when the collision risk is equal to or higher than the set value and there is a possibility of collision, the microcomputer 12051 via the audio speaker 12061 or the display unit 12062. By outputting an alarm to the driver and performing forced deceleration and avoidance steering via the drive system control unit 12010, driving support for collision avoidance can be provided.
  • At least one of the image pickup units 12101 to 12104 may be an infrared camera that detects infrared rays.
  • the microcomputer 12051 can recognize a pedestrian by determining whether or not a pedestrian is present in the captured image of the imaging unit 12101 to 12104.
  • recognition of a pedestrian is, for example, a procedure for extracting feature points in an image captured by an image pickup unit 12101 to 12104 as an infrared camera, and pattern matching processing is performed on a series of feature points indicating the outline of an object to determine whether or not the pedestrian is a pedestrian. It is done by the procedure to determine.
  • the audio image output unit 12052 determines the square contour line for emphasizing the recognized pedestrian.
  • the display unit 12062 is controlled so as to superimpose and display. Further, the audio image output unit 12052 may control the display unit 12062 so as to display an icon or the like indicating a pedestrian at a desired position.
  • the above is an example of a vehicle control system to which the technique according to the present disclosure can be applied.
  • the technique according to the present disclosure can be applied to, for example, the image pickup unit 12031 among the configurations described above.
  • the solid-state image sensor 111 described with reference to FIG. 1 can be applied to the image pickup unit 12031.
  • the comparator 131 includes an amplifier circuit 10, an amplifier circuit 20, and a connection circuit 30.
  • the amplifier circuit 10 is a first amplifier circuit.
  • the amplifier circuit 20 is a second amplifier circuit provided after the amplifier circuit 10.
  • the connection circuit 30 is connected between the amplifier circuit 10 and the amplifier circuit 20.
  • the amplifier circuit 10 includes a transistor 11, a transistor 12, a transistor 13, a transistor 14, a current source Is, and a transistor 15.
  • the transistor 11 is a first transistor to which a reference signal Vram is input to the gate.
  • the transistor 12 is a second transistor in which a pixel signal VSL (input signal) is input to the gate via the capacitor C2 and forms a differential pair together with the transistor 11.
  • the transistor 13 is a third transistor whose drain is connected to the power supply VDD and whose source is connected to the drain of the transistor 11.
  • the transistor 14 is a fourth transistor whose drain is connected to the power supply VDD and whose source is connected to the drain of the transistor 12.
  • the current source Is is connected between the source of the transistor 11 and the source of the transistor 12 and the ground GND so that the current flows from the transistor 11 and the transistor 12 toward the ground GND.
  • the transistor 15 is a switch for a second transistor connected between the drain and the gate of the transistor 12.
  • the gate of transistor 13, the source of transistor 13 and the source of transistor 14 are connected to each other.
  • the connection circuit 30 includes a transistor 31 and a transistor 32.
  • the transistor 31 is a first switch connected between the source of the transistor 13 and the amplifier circuit 20.
  • the transistor 32 is a second switch connected between the source of the transistor 13 and the amplifier circuit 20.
  • comparator 131 for example, if each switch is controlled to perform an auto zero operation and a comparison operation as described above with reference to FIGS. 4 to 7, feedthrough as in Patent Document 1 does not occur. Therefore, it is possible to suppress an increase in the number of counts at the time of AD conversion by that amount. As a result, AD conversion can be speeded up.
  • the transistor 31 is controlled to be in the conductive state, the transistor 32 is controlled to be in the non-conducting state, and the transistor 15 is controlled to be in the conductive state during the auto zero operation.
  • the transistor 31 may be controlled in the non-conducting state, the transistor 32 may be controlled in the non-conducting state, and the transistor 15 may be controlled in the non-conducting state.
  • switch control auto zero operation and comparison operation can be performed.
  • the reference signal Vramp is input to the gate of the transistor 11 via the capacitor C1
  • the amplifier circuit 10 is a transistor connected between the drain and the gate of the transistor 11. 16 (switch for the first transistor) may be included.
  • the transistor 16 may be controlled to be in a conductive state during the auto zero operation, and the transistor 16 may be controlled to be in a non-conducting state during the comparative operation.
  • a voltage can be supplied to the gate of the transistor 11 via the transistor 13 or the like to perform initialization.
  • the amplifier circuit 10 includes a level shift circuit LSC connected between the source of the transistor 13 and the drain of the transistor 11, and the source of the transistor 13 and the drain of the transistor 11.
  • a transistor 18 (bypass switch) connected in parallel to the level shift circuit LSC may be included between the two.
  • An example of a level shift circuit LSC is a diode (diode-connected transistor 17).
  • the transistor 18 may be set to the non-conducting state during the auto zero operation, and the transistor 18 may be set to the conducting state during the comparative operation.
  • the operating voltage during the comparative operation (during AD conversion) can be kept within an appropriate range.
  • the circuit area can be made smaller than, for example, as compared with the case where a circuit for separately generating and supplying a voltage is provided.
  • the transistor 11B (first transistor) and the transistor 12B (second transistor) are p-type transistors
  • the transistor 13B (third transistor) and the transistor 14B (fourth transistor) are. It may be an n-type transistor.
  • the source of the transistor 13B and the source of the transistor 14B may be connected to the ground GND.
  • the current source Is may be connected between the power supply VDD and the drain of the transistor 11B and the drain of the transistor 12B so that a current flows from the power supply VDD toward the transistor 11B and the transistor 12B. Even with such a configuration, it is possible to realize a comparator capable of suppressing an increase in the number of counts at the time of AD conversion as described above.
  • the solid-state image sensor 111 described with reference to FIG. 1 and the like is also an aspect of the present disclosure.
  • the solid-state image sensor 111 includes a plurality of pixels 121 and an AD conversion circuit 130 that converts a pixel signal VSL of each of the plurality of pixels 121 into a digital signal.
  • the AD conversion circuit 130 includes a comparator (such as the above-mentioned comparator 131) that compares the pixel signal VSL and the reference signal Vram.
  • the disclosed technology can also have the following configurations.
  • (1) The first amplifier circuit and The second amplifier circuit provided after the first amplifier circuit and A connection circuit connected between the first amplifier circuit and the second amplifier circuit, Equipped with The first amplifier circuit is The first transistor to which the reference signal is input to the control terminal, An input signal is input to the control terminal via a capacitor, and the second transistor forming a differential pair together with the first transistor
  • a fourth transistor in which one current terminal is connected to one of the ground and the power supply and the other current terminal is connected to one of the current terminals of the second transistor.
  • a current source connected between the other current terminal of the first transistor, the other current terminal of the second transistor, and the other of the ground and the power supply.
  • a switch for the second transistor connected between one of the current terminals and the control terminal of the second transistor, Including The control terminal of the third transistor, the other current terminal of the third transistor, and the control terminal of the fourth transistor are connected to each other.
  • the connection circuit is A first switch connected between the other current terminal of the third transistor and the second amplifier circuit, A second switch connected between the other current terminal of the fourth transistor and the second amplifier circuit, including, comparator.
  • the switch for the second transistor is controlled to be in a conductive state, and is controlled.
  • the first switch is controlled to be in a non-conducting state.
  • the second switch is controlled to be in a conductive state and is controlled to a conduction state.
  • the second transistor switch is controlled to be in a non-conducting state.
  • the comparator according to (1).
  • the reference signal is input to the control terminal of the first transistor via a capacitor.
  • the first amplifier circuit includes a switch for the first transistor connected between one of the current terminals and the control terminal of the first transistor.
  • the comparator according to (1) or (2).
  • the switch for the first transistor is controlled to be in a conductive state.
  • the switch for the first transistor is controlled to be in a non-conducting state.
  • the first amplifier circuit is A level shift circuit connected between the other current terminal of the third transistor and one current terminal of the first transistor.
  • a bypass switch connected in parallel to the level shift circuit between the other current terminal of the third transistor and one current terminal of the first transistor. including, The comparator according to (3) or (4).
  • (6) During auto zero operation, the bypass switch is set to the non-conducting state. During the comparison operation, the bypass switch is set to the conductive state.
  • the level shift circuit includes a diode. The comparator according to (5) or (6).
  • the first transistor and the second transistor are n-type transistors and are n-type transistors.
  • the third transistor and the fourth transistor are p-type transistors and are p-type transistors.
  • the one current terminal and the other current terminal of each of the first transistor to the fourth transistor are a drain and a source.
  • the drain of the third transistor and the drain of the fourth transistor are connected to the power supply.
  • the current source is connected between the source of the first transistor and the source of the second transistor and the ground so that a current flows from the first transistor and the second transistor toward the ground.
  • the comparator according to any one of (1) to (7).
  • the first transistor and the second transistor are p-type transistors and are p-type transistors.
  • the third transistor and the fourth transistor are n-type transistors and are n-type transistors.
  • the one current terminal and the other current terminal of each of the first transistor to the fourth transistor are a source and a drain.
  • the source of the third transistor and the source of the fourth transistor are connected to the ground.
  • the current source is connected between the power supply and the drain of the first transistor and the drain of the second transistor so that a current flows from the power supply toward the first transistor and the second transistor.
  • the comparator according to any one of (1) to (7). (10) With multiple pixels, An AD converter that converts each pixel signal of each of the plurality of pixels into a digital signal, Equipped with The AD converter includes a comparator that compares the pixel signal with the reference signal.
  • the comparator is The first amplifier circuit and The second amplifier circuit provided after the first amplifier circuit and A connection circuit connected between the first amplifier circuit and the second amplifier circuit, Equipped with The first amplifier circuit is The first transistor to which the reference signal is input to the control terminal, An input signal is input to the control terminal via a capacitor, and the second transistor forming a differential pair together with the first transistor A third transistor in which one current terminal is connected to one of the ground and the power supply and the other current terminal is connected to one of the current terminals of the first transistor. A fourth transistor in which one current terminal is connected to one of the ground and the power supply and the other current terminal is connected to one of the current terminals of the second transistor.
  • a current source connected between the other current terminal of the first transistor, the other current terminal of the second transistor, and the other of the ground and the power supply.
  • a switch for the second transistor connected between one of the current terminals and the control terminal of the second transistor, Including The control terminal of the third transistor, the other current terminal of the third transistor, and the control terminal of the fourth transistor are connected to each other.
  • the connection circuit is A first switch connected between the other current terminal of the third transistor and the second amplifier circuit, A second switch connected between the other current terminal of the fourth transistor and the second amplifier circuit, including, Solid-state image sensor.
  • Amplifier circuit (first amplifier circuit) 11 Transistor (1st transistor) 12 Transistor (2nd transistor) 13 Transistor (3rd transistor) 14 Transistor (4th transistor) 15 Transistor (Switch for 2nd transistor) 16 Transistor (Switch for 1st transistor) 17 Transistor 18 Transistor (Bypass switch) 20 Amplifier circuit (second amplifier circuit) 21 Transistor 22 Transistor 23 Transistor 30 Connection circuit 31 Transistor (1st switch) 32 Transistor (2nd switch) 111 Solid-state image sensor 121 pixel 130 AD conversion circuit 131 comparator 132 counter C1 capacitor C2 capacitor Is current source LSC level shift circuit

Landscapes

  • Engineering & Computer Science (AREA)
  • Multimedia (AREA)
  • Signal Processing (AREA)
  • Physics & Mathematics (AREA)
  • Nonlinear Science (AREA)
  • Analogue/Digital Conversion (AREA)
  • Transforming Light Signals Into Electric Signals (AREA)

Abstract

Un circuit de connexion (30) connecté entre un premier circuit amplificateur (10) et un second circuit amplificateur (20) comprend : un premier commutateur (31) connecté entre une autre borne de courant d'un troisième transistor (13) et le second circuit amplificateur (20) ; et un second commutateur (32) connecté entre une autre borne de courant d'un quatrième transistor (14) et le second circuit amplificateur (20).
PCT/JP2021/043599 2020-12-21 2021-11-29 Comparateur et élément d'imagerie à semi-conducteurs WO2022137993A1 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP2020-210929 2020-12-21
JP2020210929 2020-12-21

Publications (1)

Publication Number Publication Date
WO2022137993A1 true WO2022137993A1 (fr) 2022-06-30

Family

ID=82157680

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2021/043599 WO2022137993A1 (fr) 2020-12-21 2021-11-29 Comparateur et élément d'imagerie à semi-conducteurs

Country Status (1)

Country Link
WO (1) WO2022137993A1 (fr)

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH11150454A (ja) * 1997-11-19 1999-06-02 Nec Corp 全差動構成サンプル/ホールド比較回路
JP2012147339A (ja) * 2011-01-13 2012-08-02 Panasonic Corp 固体撮像装置、固体撮像装置を備えたカメラ及び固体撮像装置の駆動方法

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH11150454A (ja) * 1997-11-19 1999-06-02 Nec Corp 全差動構成サンプル/ホールド比較回路
JP2012147339A (ja) * 2011-01-13 2012-08-02 Panasonic Corp 固体撮像装置、固体撮像装置を備えたカメラ及び固体撮像装置の駆動方法

Similar Documents

Publication Publication Date Title
WO2020170861A1 (fr) Capteur de détection de signal d'événement et procédé de commande
WO2019146527A1 (fr) Élément d'imagerie à semi-conducteurs, dispositif d'imagerie et procédé de commande pour élément d'imagerie à semi-conducteurs
JP7148269B2 (ja) 固体撮像素子および撮像装置
JP2020072317A (ja) センサ及び制御方法
CN112640428A (zh) 固态成像装置、信号处理芯片和电子设备
WO2021039142A1 (fr) Élément d'imagerie à semiconducteur, dispositif d'imagerie et procédé de commande d'élément d'imagerie à semiconducteur
JP2020099015A (ja) センサ及び制御方法
WO2022075190A1 (fr) Dispositif d'imagerie à semi-conducteurs
JP2021170691A (ja) 撮像素子、制御方法、および電子機器
WO2022153746A1 (fr) Dispositif d'imagerie
WO2021181856A1 (fr) Élément d'imagerie à semi-conducteurs, dispositif d'imagerie et procédé de commande d'élément d'imagerie à semi-conducteurs
WO2022137993A1 (fr) Comparateur et élément d'imagerie à semi-conducteurs
WO2021131831A1 (fr) Élément d'imagerie à semi-conducteurs et dispositif d'imagerie
WO2021095560A1 (fr) Dispositif de détection d'événement
WO2020179288A1 (fr) Dispositif de détection de lumière
JP2022141460A (ja) 固体撮像素子及び撮像装置
US11711634B2 (en) Electronic circuit, solid-state image sensor, and method of controlling electronic circuit
WO2023089958A1 (fr) Élément d'imagerie à semi-conducteurs
WO2022209368A1 (fr) Élément d'imagerie à semi-conducteurs et dispositif d'imagerie à semi-conducteurs
WO2023058345A1 (fr) Dispositif d'imagerie
WO2023248633A1 (fr) Dispositif d'imagerie et circuit de pompe de charge
WO2023007861A1 (fr) Circuit semi-conducteur, appareil d'imagerie et dispositif électronique
WO2022064867A1 (fr) Élément d'imagerie à semi-conducteurs et dispositif d'imagerie
KR102673021B1 (ko) 고체 촬상 소자, 촬상 장치 및 고체 촬상 소자의 제어 방법
WO2021124628A1 (fr) Élément d'imagerie à semi-conducteurs et dispositif d'imagerie

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 21910145

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 21910145

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: JP