WO2012102042A1 - プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 - Google Patents
プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 Download PDFInfo
- Publication number
- WO2012102042A1 WO2012102042A1 PCT/JP2012/000483 JP2012000483W WO2012102042A1 WO 2012102042 A1 WO2012102042 A1 WO 2012102042A1 JP 2012000483 W JP2012000483 W JP 2012000483W WO 2012102042 A1 WO2012102042 A1 WO 2012102042A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- voltage
- sustain
- subfield
- electrode
- plasma display
- Prior art date
Links
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/28—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/28—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
- G09G3/288—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
- G09G3/291—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes
- G09G3/292—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes for reset discharge, priming discharge or erase discharge occurring in a phase other than addressing
- G09G3/2927—Details of initialising
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/001—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes using specific devices not provided for in groups G09G3/02 - G09G3/36, e.g. using an intermediate record carrier such as a film slide; Projection systems; Display of non-alphanumerical information, solely or in combination with alphanumerical information, e.g. digital display on projected diapositive as background
- G09G3/003—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes using specific devices not provided for in groups G09G3/02 - G09G3/36, e.g. using an intermediate record carrier such as a film slide; Projection systems; Display of non-alphanumerical information, solely or in combination with alphanumerical information, e.g. digital display on projected diapositive as background to produce spatial visual effects
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/28—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
- G09G3/288—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
- G09G3/291—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes
- G09G3/294—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels controlling the gas discharge to control a cell condition, e.g. by means of specific pulse shapes for lighting or sustain discharge
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/22—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources
- G09G3/28—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels
- G09G3/288—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters using controlled light sources using luminous gas-discharge panels, e.g. plasma panels using AC panels
- G09G3/296—Driving circuits for producing the waveforms applied to the driving electrodes
- G09G3/2965—Driving circuits for producing the waveforms applied to the driving electrodes using inductors for energy recovery
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/06—Details of flat display driving waveforms
- G09G2310/066—Waveforms comprising a gently increasing or decreasing portion, e.g. ramp
Definitions
- the present invention relates to a plasma display device using an AC surface discharge type plasma display panel and a driving method of the plasma display panel.
- a typical AC surface discharge type panel as a plasma display panel (hereinafter abbreviated as “panel”) has a large number of discharge cells formed between a front substrate and a rear substrate that are arranged to face each other.
- a plurality of pairs of display electrodes composed of a pair of scan electrodes and sustain electrodes are formed in parallel with each other on the front glass substrate.
- a dielectric layer and a protective layer are formed so as to cover the display electrode pairs.
- the back substrate has a plurality of parallel data electrodes formed on the glass substrate on the back side, a dielectric layer is formed so as to cover the data electrodes, and a plurality of barrier ribs are formed thereon in parallel with the data electrodes. ing. And the fluorescent substance layer is formed in the surface of a dielectric material layer, and the side surface of a partition.
- the front substrate and the rear substrate are arranged opposite to each other and sealed so that the display electrode pair and the data electrode are three-dimensionally crossed.
- a discharge gas containing xenon at a partial pressure ratio of 5% is sealed, and a discharge cell is formed in a portion where the display electrode pair and the data electrode face each other.
- ultraviolet rays are generated by gas discharge in each discharge cell, and the phosphors of each color of red (R), green (G) and blue (B) are excited and emitted by the ultraviolet rays. Display an image.
- a subfield method is generally used as a method for displaying an image in an image display area of a panel by combining binary control of light emission and non-light emission in a discharge cell.
- each discharge cell In the subfield method, one field is divided into a plurality of subfields having different emission luminances.
- each discharge cell light emission / non-light emission of each subfield is controlled by a combination according to a desired gradation value.
- each discharge cell emits light with the emission luminance of one field set to a desired gradation value, and an image composed of various combinations of gradation values is displayed in the image display area of the panel.
- each subfield has an initialization period, an address period, and a sustain period.
- an initialization waveform is applied to each scan electrode, and an initialization operation is performed to generate an initialization discharge in each discharge cell.
- wall charges necessary for the subsequent address operation are formed, and priming particles (excited particles for generating the discharge) for generating the address discharge stably are generated.
- the scan pulse is sequentially applied to the scan electrodes, and the address pulse is selectively applied to the data electrodes based on the image signal to be displayed.
- an address discharge is generated between the scan electrode and the data electrode of the discharge cell to emit light, and a wall charge is formed in the discharge cell (hereinafter, these operations are also collectively referred to as “address”). ).
- the number of sustain pulses based on the luminance weight determined for each subfield is alternately applied to the display electrode pairs composed of the scan electrodes and the sustain electrodes.
- a sustain discharge is generated in the discharge cell that has generated the address discharge, and the phosphor layer of the discharge cell emits light (hereinafter referred to as “lighting” that the discharge cell emits light by the sustain discharge, and “non-emitting”). Also written as “lit”.)
- each discharge cell is made to emit light with the luminance according to the luminance weight.
- each discharge cell of the panel is caused to emit light with a luminance corresponding to the gradation value of the image signal, and an image is displayed in the image display area of the panel.
- a plasma display device as a three-dimensional (3-dimension: hereinafter also referred to as “3D”) image display device for displaying a stereoscopic image is being studied.
- 3D three-dimensional
- the stereoscopic image includes a right-eye image and a left-eye image.
- the plasma display device which is a 3D image display device, a field for displaying a right-eye image and a field for displaying a left-eye image are alternately displayed on the panel. Then, the user observes the image using special glasses called shutter glasses.
- the shutter glasses are provided with a right-eye shutter and a left-eye shutter.
- the shutter glasses open the right-eye shutter (that is, the state that transmits visible light) and close the left-eye shutter (that is, the state that blocks visible light) during the period in which the right-eye image is displayed on the panel.
- the left-eye shutter is opened and the right-eye shutter is closed.
- a method of opening and closing the shutter of the shutter glasses in synchronization with the start of the writing period of the first subfield of each field is disclosed (for example, see Patent Document 1).
- a plasma display device used as a 3D plasma display device in order to display one 3D image, two images, one right-eye image and one left-eye image, are displayed. There must be. Therefore, a user who observes a 3D image through shutter glasses observes the number of images displayed on the panel per second as half the number of fields per second.
- the field frequency of the image displayed on the panel is 60 Hz
- the image is a normal image (2D image) that is not a 3D image
- 60 images per second 60 images per second.
- a 2D image is displayed.
- the image is a 3D image, 30 3D images are displayed per second.
- the field frequency in order to display 60 3D images per second, the field frequency must be set to 120 Hz, which is twice 60 Hz. In that case, the time that can be used to display one right-eye image or one left-eye image is limited to one-half of the time that can be used to display one 2D image.
- the phosphor used in the panel generates afterglow.
- Afterglow is a phenomenon in which light emission continues even after the discharge is completed in the discharge cell.
- the time until the afterglow sufficiently decreases is referred to as “afterglow time”.
- the right-eye image may be displayed as an afterimage on the panel for a while.
- afterimage is a phenomenon in which an image is displayed on the panel due to afterglow even after the period for displaying one image ends.
- crosstalk occurs when a 3D image is displayed on the panel, stereoscopic vision may be hindered by the user.
- subfield configuration the number of subfields constituting one field, the luminance weight of each subfield, and the like are referred to as “subfield configuration”.
- a 3D plasma display device can display not only 3D images but also 2D images.
- a 2D image is displayed on the panel, one 2D image can be displayed on the panel in one field, and it is not necessary to consider crosstalk. It is desirable to adopt a subfield configuration that takes into account.
- the subfield configuration may be changed between when a 3D image is displayed on the panel and when a 2D image is displayed.
- the present invention relates to a panel in which a plurality of discharge cells having scan electrodes, sustain electrodes, and data electrodes are arranged, a 2D drive for generating a field based on a 2D image signal and displaying a 2D image on the panel, and an image signal for the right eye.
- This is a panel driving method in which the display field and the field for displaying the image signal for the left eye are alternately repeated to drive by either 3D driving for displaying a 3D image on the panel.
- the field has a subfield having a selective initialization period in which a falling ramp waveform voltage that decreases toward a predetermined negative voltage is applied to the scan electrode, an address period, and a sustain period. Then, the voltage applied to the sustain electrode in the selective initialization period during 2D driving is set to a voltage higher than the voltage applied to the sustain electrode during the selective initialization period during 3D driving.
- a plasma display device that can be used as a 3D image display device, it is possible to stably generate a discharge and display high-quality 2D images and 3D images.
- the sustain electrode may be in a high impedance state while the downward ramp waveform voltage is being applied to the scan electrode in the selective initialization period during 2D driving.
- the voltage applied to the sustain electrode in the selective initialization period during 2D driving may be set to a voltage equal to the sustain pulse voltage generated in the sustain period.
- the present invention is a plasma display device having a panel in which a plurality of discharge cells each having a scan electrode, a sustain electrode, and a data electrode are arranged, and a drive circuit for driving the panel.
- the drive circuit generates a field based on the 2D image signal to display a 2D image on the panel, a field for displaying the right-eye image signal, and a field for displaying the left-eye image signal.
- the panel is driven by any one of 3D driving that alternately and repeatedly displays a 3D image on the panel.
- the field has a subfield having a selective initialization period in which a falling ramp waveform voltage falling toward a predetermined negative voltage is applied to the scan electrode, an address period, and a sustain period.
- the drive circuit sets the voltage applied to the sustain electrode during the selective initialization period during 2D driving to a voltage higher than the voltage applied to the sustain electrode during the selective initialization period during 3D driving.
- a plasma display device that can be used as a 3D image display device, it is possible to stably generate a discharge and display high-quality 2D images and 3D images.
- the drive circuit may put the sustain electrode in a high impedance state while applying the falling ramp waveform voltage to the scan electrode in the selective initialization period during 2D driving.
- the driving circuit may set the voltage applied to the sustain electrode in the selective initialization period during 2D driving to a voltage equal to the sustain pulse voltage generated in the sustain period.
- FIG. 1 is an exploded perspective view showing a structure of a panel used in a plasma display device according to an embodiment of the present invention.
- FIG. 2 is an electrode array diagram of a panel used in the plasma display device according to one embodiment of the present invention.
- FIG. 3 is a diagram schematically showing an example of a circuit block and a plasma display system that constitute the plasma display apparatus according to an embodiment of the present invention.
- FIG. 4 is a diagram schematically showing a drive voltage waveform applied to each electrode of the panel when a 3D image is displayed in the plasma display device of one embodiment of the present invention.
- FIG. 1 is an exploded perspective view showing a structure of a panel used in a plasma display device according to an embodiment of the present invention.
- FIG. 2 is an electrode array diagram of a panel used in the plasma display device according to one embodiment of the present invention.
- FIG. 3 is a diagram schematically showing an example of a circuit block and a plasma display system that constitute the plasma display apparatus according to an embodiment of the present invention.
- FIG. 5 is a diagram schematically showing a driving voltage waveform applied to each electrode of the panel 10 and an opening / closing operation of the shutter glasses when a 3D image is displayed in the plasma display device of one embodiment of the present invention.
- FIG. 6 is a diagram schematically showing a drive voltage waveform applied to each electrode of the panel when displaying a 2D image in the plasma display device of one embodiment of the present invention.
- FIG. 7A is a diagram illustrating an example of a coding table used when a 3D image is displayed in the plasma display device according to one embodiment of the present invention.
- FIG. 7B is a diagram showing an example of a coding table used when a 2D image is displayed in the plasma display device according to one embodiment of the present invention.
- FIG. 8 is a circuit diagram schematically showing a configuration of a scan electrode driving circuit of the plasma display device in accordance with the exemplary embodiment of the present invention.
- FIG. 9 is a circuit diagram schematically showing a configuration of a sustain electrode driving circuit of the plasma display device in accordance with the exemplary embodiment of the present invention.
- FIG. 10 is a circuit diagram schematically showing a configuration of a data electrode driving circuit of the plasma display device in accordance with the exemplary embodiment of the present invention.
- FIG. 1 is an exploded perspective view showing the structure of panel 10 used in the plasma display device according to one embodiment of the present invention.
- a plurality of display electrode pairs 24 each including a scanning electrode 22 and a sustaining electrode 23 are formed on a glass front substrate 21.
- a dielectric layer 25 is formed so as to cover the scan electrode 22 and the sustain electrode 23, and a protective layer 26 is formed on the dielectric layer 25.
- This protective layer 26 has been used as a panel material in order to lower the discharge starting voltage in the discharge cell.
- the secondary layer 26 has a large secondary electron emission coefficient and is durable. It is made of a material mainly composed of magnesium oxide (MgO).
- the protective layer 26 may be composed of a single layer or may be composed of a plurality of layers. Moreover, the structure which particle
- a plurality of data electrodes 32 are formed on the rear substrate 31, a dielectric layer 33 is formed so as to cover the data electrodes 32, and a grid-like partition wall 34 is formed thereon.
- a phosphor layer 35R that emits red (R)
- a phosphor layer 35G that emits green (G)
- a phosphor layer 35B that emits blue (B).
- the phosphor layer 35R, the phosphor layer 35G, and the phosphor layer 35B are collectively referred to as a phosphor layer 35.
- the front substrate 21 and the rear substrate 31 are arranged to face each other so that the display electrode pair 24 and the data electrode 32 intersect each other with a minute space therebetween, and a discharge space is provided in the gap between the front substrate 21 and the rear substrate 31.
- the outer peripheral part is sealed with sealing materials, such as glass frit.
- sealing materials such as glass frit.
- a mixed gas of neon and xenon is sealed in the discharge space as a discharge gas.
- the discharge space is partitioned into a plurality of sections by the partition walls 34, and discharge cells, which are light emitting elements constituting the pixels, are formed at the intersections between the display electrode pairs 24 and the data electrodes 32.
- discharge is generated in these discharge cells, and the phosphor layer 35 of the discharge cells emits light (lights the discharge cells), thereby displaying a color image on the panel 10.
- one pixel is constituted by three consecutive discharge cells arranged in the direction in which the display electrode pair 24 extends.
- the three discharge cells are a discharge cell having a phosphor layer 35R and emitting red (R) (red discharge cell), and a discharge cell having a phosphor layer 35G and emitting green (G) (green). And a discharge cell having a phosphor layer 35B and emitting blue (B) light (blue discharge cell).
- the structure of the panel 10 is not limited to the above-described structure, and may be, for example, provided with a stripe-shaped partition wall.
- FIG. 2 is an electrode array diagram of panel 10 used in the plasma display device according to one embodiment of the present invention.
- the panel 10 includes n scan electrodes SC1 to SCn (scan electrode 22 in FIG. 1) extended in the horizontal direction (row direction and line direction) and n sustain electrodes SU1 to SUn (FIG. 1). Are arranged, and m data electrodes D1 to Dm (data electrode 32 in FIG. 1) extending in the vertical direction (column direction) are arranged.
- the cell is coated with a green phosphor as a phosphor layer 35G, and the discharge cell having the data electrode Dp + 2 is coated with a blue phosphor as a phosphor layer 35B.
- FIG. 3 is a diagram schematically showing an example of a circuit block and a plasma display system constituting the plasma display device 40 in one embodiment of the present invention.
- the plasma display system shown in the present embodiment includes a plasma display device 40 and shutter glasses 50 as constituent elements.
- the plasma display device 40 includes a panel 10 and a drive circuit that drives the panel 10.
- the drive circuit includes an image signal processing circuit 41, a data electrode drive circuit 42, a scan electrode drive circuit 43, a sustain electrode drive circuit 44, a timing generation circuit 45, and a power supply circuit (not shown) that supplies power necessary for each circuit block. ).
- the driving circuit repeats the right-eye field and the left-eye field alternately based on the 3D image signal to display a 3D image on the panel 10, and the panel 10 based on the 2D image signal that does not distinguish between the right-eye and left-eye.
- the panel 10 is driven by any of 2D driving for displaying a 2D image.
- the plasma display device 40 also provides shutter opening / closing control signals (hereinafter also referred to as “shutter control signals”) for controlling the opening and closing of the right eye shutter 52L and the left eye shutter 52L of the shutter glasses 50 used by the user.
- shutter control signals for controlling the opening and closing of the right eye shutter 52L and the left eye shutter 52L of the shutter glasses 50 used by the user.
- a control signal output unit 46 for outputting to the glasses 50 is provided.
- the shutter glasses 50 are used by the user when displaying the 3D image on the panel 10, and the user can view the 3D image stereoscopically by viewing the 3D image through the shutter glasses 50.
- the image signal input to the image signal processing circuit 41 is either a 3D image signal or a 2D image signal.
- Each of the 3D image signal and the 2D image signal includes a red image signal, a green image signal, and a blue image signal.
- the image signal processing circuit 41 sets each red, green, and blue tone value (a tone value expressed by one field) to each discharge cell based on the red image signal, the green image signal, and the blue image signal. To do.
- an input image signal includes a luminance signal (Y signal) and a saturation signal (C signal, or RY signal and BY signal, or u signal and v signal, etc.).
- a red image signal, a green image signal, and a blue image signal are calculated based on the luminance signal and the saturation signal, and then, each gradation value of red, green, and blue is set in each discharge cell.
- the red, green, and blue gradation values set in each discharge cell are associated with image data indicating lighting / non-lighting for each subfield (light emission / non-light emission corresponds to digital signals “1” and “0”). Image data) and output the image data. That is, the image signal processing circuit 41 converts the red image signal, the green image signal, and the blue image signal into red image data, green image data, and blue image data and outputs the converted image data.
- the image signal input to the plasma display device 40 is a 3D image signal having a right-eye image signal and a left-eye image signal.
- the right-eye image signal is displayed.
- the left-eye image signal are alternately input to the image signal processing circuit 41 for each field. Therefore, the image signal processing circuit 41 converts the right-eye image signal into right-eye image data (red right-eye image data, green right-eye image data, blue right-eye image data), and the left-eye image signal is converted into the left-eye image signal.
- Image data red left-eye image data, green left-eye image data, blue left-eye image data
- the timing generation circuit 45 determines which of the 2D image signal and the 3D image signal is input to the plasma display device 40 based on the input signal. Based on the determination result, a control signal for controlling each drive circuit is generated in order to display a 2D image or a 3D image on the panel 10.
- the timing generation circuit 45 determines whether the input signal to the plasma display device 40 is a 3D image signal or a 2D image signal from the frequency of the horizontal synchronization signal and the vertical synchronization signal of the input signals. For example, if the horizontal synchronization signal is 33.75 kHz and the vertical synchronization signal is 60 Hz, the input signal is determined as a 2D image signal. If the horizontal synchronization signal is 67.5 kHz and the vertical synchronization signal is 120 Hz, the input signal is a 3D image signal. Judge. Various control signals for controlling the operation of each circuit block are generated based on the horizontal synchronization signal and the vertical synchronization signal. The generated control signal is supplied to each circuit block (data electrode drive circuit 42, scan electrode drive circuit 43, sustain electrode drive circuit 44, image signal processing circuit 41, etc.).
- the timing generation circuit 45 also provides a control signal output unit 46 for opening / closing control signals for controlling the opening / closing of the right eye shutter 52L and the left eye shutter 52L of the shutter glasses 50 when the 3D image is displayed on the panel 10. Output. Note that the timing generation circuit 45 turns on the shutter opening / closing control signal (“1”) and closes the shutter of the shutter glasses 50 (visible) when the shutter of the shutter glasses 50 is opened (a state in which visible light is transmitted). When the light is blocked), the shutter open / close control signal is turned off (“0").
- the shutter opening / closing control signal is turned on when the right eye field based on the right eye image signal of the 3D image is displayed on the panel 10 and turned off when the left eye field based on the left eye image signal is displayed. Turns on when displaying the left eye field based on the right eye shutter open / close control signal (right eye control signal) and the left eye image signal of the 3D image, and turns off when displaying the right eye field based on the right eye image signal. Left-eye shutter opening / closing control signal (left-eye control signal).
- the frequencies of the horizontal synchronization signal and the vertical synchronization signal are not limited to the above-described numerical values.
- the timing signal generation circuit 45 determines which of the 2D image signal and the 3D image signal is based on the determination signal. It may be configured to determine whether the input has been made.
- Scan electrode drive circuit 43 includes a ramp waveform generation unit, a sustain pulse generation unit, and a scan pulse generation unit (not shown in FIG. 3), and generates a drive voltage waveform based on a timing signal supplied from timing generation circuit 45. Then, the voltage is applied to each of scan electrode SC1 to scan electrode SCn.
- the ramp waveform generator generates a forced initialization waveform and a selective initialization waveform to be applied to scan electrode SC1 through scan electrode SCn during the initialization period based on the timing signal.
- the sustain pulse generator generates a sustain pulse to be applied to scan electrode SC1 through scan electrode SCn during the sustain period based on the timing signal.
- the scan pulse generator includes a plurality of scan electrode drive ICs (scan ICs), and generates scan pulses to be applied to scan electrode SC1 through scan electrode SCn during the address period based on the timing signal.
- Sustain electrode drive circuit 44 includes a sustain pulse generation unit and a circuit (not shown in FIG. 3) for generating voltage Ve, and generates and maintains a drive voltage waveform based on the timing signal supplied from timing generation circuit 45.
- the voltage is applied to each of electrode SU1 through sustain electrode SUn.
- a sustain pulse is generated based on the timing signal and applied to sustain electrode SU1 through sustain electrode SUn.
- voltage Ve is generated based on the timing signal and applied to sustain electrode SU1 through sustain electrode SUn.
- the data electrode drive circuit 42 is based on the image data of each color based on the 2D image signal, or the image data for the right eye and the left eye of each color based on the 3D image signal, and the timing signal supplied from the timing generation circuit 45. Then, an address pulse corresponding to each of the data electrodes D1 to Dm is generated. Then, the data electrode driving circuit 42 applies the address pulse to each of the data electrodes D1 to Dm in the address period.
- the control signal output unit 46 includes a light emitting element such as an LED (Light Emitting Diode). Then, a shutter control signal for controlling opening / closing of the right eye shutter 52L and the left eye shutter 52L of the shutter glasses 50 is output. Specifically, the shutter control signal is converted into an infrared signal, for example, and supplied to the shutter glasses 50.
- a light emitting element such as an LED (Light Emitting Diode).
- the shutter glasses 50 include a signal receiving unit (not shown) that receives a signal (for example, an infrared signal) output from the control signal output unit 46, a right-eye shutter 52R, and a left-eye shutter 52L.
- the right-eye shutter 52R and the left-eye shutter 52L can be opened and closed independently.
- the shutter glasses 50 open and close the right-eye shutter 52R and the left-eye shutter 52L based on the shutter opening / closing control signal supplied from the control signal output unit 46.
- the right-eye shutter 52R opens (transmits visible light) when the right-eye control signal is on, and closes (blocks visible light) when it is off.
- the left-eye shutter 52L opens (transmits visible light) when the left-eye control signal is on, and closes (blocks visible light) when it is off.
- the right-eye shutter 52R and the left-eye shutter 52L can be configured using liquid crystal, for example.
- the material constituting the shutter is not limited to liquid crystal, and any material can be used as long as it can switch between blocking and transmitting visible light at high speed. .
- the plasma display device in the present embodiment drives the panel 10 by the subfield method.
- the subfield method one field of an image signal is divided into a plurality of subfields on the time axis, and a luminance weight is set for each subfield. Therefore, each field has a plurality of subfields having different luminance weights.
- the image signal input to the plasma display device is a 2D image signal or a 3D image signal
- the plasma display device 40 drives the panel 10 in accordance with each image signal.
- driving voltage waveforms applied to each electrode of the panel 10 when a 3D image signal is input to the plasma display device 40 will be described.
- driving voltage waveforms applied to each electrode of the panel 10 when a 2D image signal is input to the plasma display device 40 will be described.
- the 3D image signal is a stereoscopic image signal in which a right-eye image signal and a left-eye image signal are alternately repeated for each field.
- the right-eye field for displaying the right-eye image signal on the panel 10 and the left-eye field for displaying the left-eye image signal on the panel 10 are alternately repeated, and the panel 10 includes the stereoscopic image including the right-eye image and the left-eye image.
- the stereoscopic image (3D image) displayed on the panel 10 is observed by the user through shutter glasses that open and close the right-eye shutter and the left-eye shutter in synchronization with the right-eye field and the left-eye field, respectively. To do. Thereby, the user can stereoscopically view the 3D image displayed on the panel 10.
- the right-eye field and the left-eye field differ only in the image signal to be displayed, and the field configuration is the same, such as the number of subfields constituting one field, the luminance weight of each subfield, and the arrangement of subfields. .
- the configuration of one field and the drive voltage waveform applied to each electrode will be described.
- the field frequency (the number of fields generated per second) is doubled (for example, so that a 3D image moving image is smoothly observed by the user) 120Hz).
- Each field has a plurality of subfields, and each subfield has an initialization period Ti, an address period Tw, and a sustain period Ts.
- an initialization operation is performed in which an initialization discharge is generated in the discharge cell and wall charges necessary for the address discharge in the subsequent address period are formed on each electrode.
- Initialization operation includes “forced initialization operation” that forcibly generates an initializing discharge in all discharge cells regardless of the operation of the immediately preceding subfield and an addressing discharge that occurs in the addressing period of the immediately preceding subfield.
- a rising ramp waveform voltage and a falling ramp waveform voltage are applied to the scan electrode 22 to generate an initializing discharge in the discharge cell.
- the forced initializing operation is performed in all discharge cells in the initializing period of one subfield, and all the discharge cells are selected in the initializing period of the other subfield. Perform initialization.
- the initialization period Ti in which the forced initialization operation is performed is referred to as “forced initialization period Ti1”, and the subfield having the forced initialization period Ti1 is referred to as “forced initialization subfield”.
- the initialization period Ti in which the selective initialization operation is performed is referred to as “selective initialization period Ti2”, and the subfield having the selective initialization period Ti2 is referred to as “selective initialization subfield”.
- subfield SF1 is a forced initialization subfield
- the other subfields are selected initialization subfields.
- the present invention is not limited to the above-described subfields as subfields for forced initialization subfields and subfields for selective initialization subfields.
- the structure which switches a subfield structure based on an image signal etc. may be sufficient.
- a scan pulse is applied to the scan electrode 22 and an address pulse is selectively applied to the data electrode 32 to selectively generate an address discharge in the discharge cells to emit light. Then, an address operation is performed to form wall charges in the discharge cells for generating a sustain discharge in the subsequent sustain period.
- the sustain pulses of the number obtained by multiplying the luminance weight set in each subfield by a predetermined proportional constant are alternately applied to the scan electrode 22 and the sustain electrode 23, and the address discharge was generated in the immediately preceding address period.
- a sustain discharge is generated in the discharge cell, and a sustain operation for emitting light from the discharge cell is performed.
- This proportionality constant is a luminance multiple.
- the luminance weight represents a ratio of the luminance magnitudes displayed in each subfield, and the number of sustain pulses corresponding to the luminance weight is generated in the sustain period in each subfield. Therefore, for example, the subfield with the luminance weight “8” emits light with a luminance about eight times that of the subfield with the luminance weight “1”, and emits light with about four times the luminance of the subfield with the luminance weight “2”. Therefore, for example, if the subfield with the luminance weight “8” and the subfield with the luminance weight “2” are emitted, the discharge cell can emit light with the luminance corresponding to the gradation value “10”.
- each discharge cell emits light with various gradation values by selectively emitting light in each subfield by controlling light emission / non-light emission of each discharge cell for each subfield in a combination according to the image signal. That is, a gradation value corresponding to an image signal can be displayed on each discharge cell, and an image based on the image signal can be displayed on the panel 10.
- the right-eye field and the left-eye field are each composed of five subfields (subfield SF1, subfield SF2, subfield SF3, subfield SF4, subfield SF5), and subfield SF1.
- subfield SF1 generated first in one field is the subfield having the smallest luminance weight
- the subfield SF2 occurring second is the subfield having the largest luminance weight
- thereafter Sets the luminance weight in each subfield so that the luminance weight is sequentially reduced.
- the number of subfields constituting one field and the luminance weight set to each subfield are not limited to the above-described subfield configuration. They are preferably set optimally according to the specifications of the plasma display device.
- FIG. 4 is a diagram schematically showing drive voltage waveforms applied to the electrodes of the panel 10 when displaying a 3D image in the plasma display device 40 according to the embodiment of the present invention.
- FIG. 4 shows scan electrode SC1 that performs the address operation first in the address period, scan electrode SC2 that performs the address operation second in the address period, and scan electrode SCn that performs the address operation last in the address period (for example, scan electrode SC1080). ), Driving voltage waveforms applied to sustain electrode SU1 through sustain electrode SUn and data electrode D1 through data electrode Dm, respectively.
- Scan electrode SCi, sustain electrode SUi, and data electrode Dk in the following represent electrodes selected based on image data (data indicating light emission / non-light emission for each subfield) from among the electrodes.
- FIG. 4 shows a subfield SF1, a subfield SF2, and a subfield SF5.
- the subfield SF1 that is a forced initialization subfield and the subfield SF2 and subsequent subfields SF2 that are selective initialization subfields have different drive voltage waveform shapes applied to the scan electrodes 22 during the initialization period Ti.
- each subfield after subfield SF3 generates substantially the same drive voltage waveform as that of subfield SF2, except for the number of sustain pulses.
- the voltage 0 (V) is applied to the data electrode D1 to the data electrode Dm and the sustain electrode SU1 to the sustain electrode SUn.
- a voltage Vi1 is applied to scan electrode SC1 through scan electrode SCn after voltage 0 (V) is applied, and a ramp waveform voltage that gradually rises from voltage Vi1 to voltage Vi2 (hereinafter referred to as an “upward ramp waveform voltage”). ) Is applied.
- voltage Vi1 is set to a voltage lower than the discharge start voltage for sustain electrode SU1 to sustain electrode SUn
- voltage Vi2 is set to a voltage exceeding the discharge start voltage for sustain electrode SU1 to sustain electrode SUn.
- the wall voltage on the electrode represents a voltage generated by wall charges accumulated on the dielectric layer covering the electrode, the protective layer, the phosphor layer, and the like.
- a positive voltage Ve1 lower than a voltage Vs described later is applied to the sustain electrodes SU1 to SUn, and a voltage 0 ( V) is applied.
- a scan waveform SC1 to scan electrode SCn are applied with a ramp waveform voltage that gently falls from voltage Vi3 to negative voltage Vi4 (hereinafter referred to as “down ramp waveform voltage”).
- Voltage Vi3 is set to a voltage lower than the discharge start voltage with respect to sustain electrode SU1 through sustain electrode SUn
- voltage Vi4 is set to a voltage exceeding the discharge start voltage with respect to sustain electrode SU1 through sustain electrode SUn.
- the above voltage waveform is a forced initializing waveform that generates an initializing discharge in the discharge cell regardless of the operation of the immediately preceding subfield.
- the operation for applying the forced initialization waveform to the scan electrode 22 is the forced initialization operation.
- the forced initialization operation in the forced initialization period Ti1 of the forced initialization subfield (subfield SF1) ends.
- initializing discharge is forcibly generated in all the discharge cells in the image display area of the panel 10.
- voltage Ve1 is applied to sustain electrode SU1 through sustain electrode SUn
- voltage 0 (V) is applied to data electrode D1 through data electrode Dm
- scan electrode SC1 through scan electrode SCn are applied. Applies a voltage Vc.
- a negative scan pulse having a negative voltage Va is applied to the first (first row) scan electrode SC1 in terms of arrangement.
- a positive address pulse of a positive voltage Vd is applied to the data electrode Dk of the discharge cell that should emit light in the first row of the data electrodes D1 to Dm.
- sustain electrode SU1 since voltage Ve1 is applied to sustain electrode SU1 through sustain electrode SUn, sustain electrode SU1 in the region intersecting data electrode Dk is induced by the discharge generated between data electrode Dk and scan electrode SC1. Discharge also occurs between scan electrode SC1 and scan electrode SC1. Thus, address discharge is generated in the discharge cells (discharge cells to emit light) to which the scan pulse voltage Va and the address pulse voltage Vd are simultaneously applied.
- a positive wall voltage is accumulated on the scan electrode SC1
- a negative wall voltage is accumulated on the sustain electrode SU1
- a negative wall voltage is also accumulated on the data electrode Dk.
- the address operation in the discharge cells in the first row is completed.
- the discharge cell having the data electrode Dh to which the address pulse is not applied the data electrode Dh is the data electrode D1 to the data electrode Dm excluding the data electrode Dk
- the intersection of the data electrode Dh and the scan electrode SC1 Since the voltage of the portion does not exceed the discharge start voltage, the address discharge does not occur, and the wall voltage after the end of the initialization period Ti1 is maintained.
- a scan pulse of the voltage Va is applied to the second (second row) scan electrode SC2 from the top, and the voltage Vd is applied to the data electrode Dk corresponding to the discharge cell to emit light in the second row. Apply the write pulse.
- address discharge occurs in the discharge cells in the second row to which the scan pulse and address pulse are simultaneously applied.
- the address operation in the discharge cells in the second row is performed.
- the order in which the scan pulse is applied to the scan electrode 12 is not limited to the order described above. What is necessary is just to set arbitrarily the order which applies a scanning pulse to the scanning electrode 12 according to the specification etc. in an image display apparatus.
- voltage Ve1 applied to sustain electrode SU1 through sustain electrode SUn in the second half of initialization period Ti1 and voltage Ve1 applied to sustain electrode SU1 through sustain electrode SUn in address period Tw1 may have different voltage values. .
- the voltage 0 (V) is applied to the sustain electrodes SU1 to SUn. Then, sustain pulse of positive voltage Vs is applied to scan electrode SC1 through scan electrode SCn.
- the voltage difference between the scan electrode SCi and the sustain electrode SUi exceeds the discharge start voltage, and between the scan electrode SCi and the sustain electrode SUi. Sustain discharge occurs.
- the phosphor layer 35 of the discharge cell in which the sustain discharge has occurred emits light by the ultraviolet rays generated by the sustain discharge.
- a negative wall voltage is accumulated on scan electrode SCi
- a positive wall voltage is accumulated on sustain electrode SUi.
- a positive wall voltage is also accumulated on the data electrode Dk.
- the sustain discharge does not occur in the discharge cells in which the address discharge has not occurred in the immediately preceding address period Tw.
- sustain pulses of the number obtained by multiplying the luminance weight by a predetermined luminance multiple are alternately applied to scan electrode SC1 through scan electrode SCn and sustain electrode SU1 through sustain electrode SUn.
- the discharge cells that have generated an address discharge in the address period generate a number of sustain discharges corresponding to the luminance weight, and emit light at a luminance corresponding to the luminance weight.
- scan electrode SC1 to scan is performed while voltage 0 (V) is applied to sustain electrode SU1 to sustain electrode SUn and data electrode D1 to data electrode Dm.
- An upward ramp waveform voltage that gradually rises from voltage 0 (V) to voltage Vr is applied to electrode SCn.
- the sustain of the discharge cell that has generated the sustain discharge is maintained while the rising ramp waveform voltage applied to scan electrode SC1 through scan electrode SCn exceeds the discharge start voltage.
- a weak discharge (erase discharge) is continuously generated between the electrode SUi and the scan electrode SCi.
- the charged particles generated by this weak discharge are accumulated as wall charges on the sustain electrode SUi and the scan electrode SCi so as to reduce the voltage difference between the sustain electrode SUi and the scan electrode SCi.
- the wall voltage on scan electrode SCi and the wall voltage on sustain electrode SUi are weakened while the positive wall voltage on data electrode Dk remains.
- unnecessary wall charges in the discharge cell are erased.
- the voltage 0 (V) is applied to the data electrodes D1 to Dm, and the positive voltage Ve1 lower than the voltage Vs is applied to the sustain electrodes SU1 to SUn.
- Scan electrode SC1 to scan electrode SCn decrease from a voltage lower than the discharge start voltage (for example, voltage 0 (V)) toward negative voltage Vi4 at the same gradient as the downward ramp waveform voltage generated in initialization period Ti1. Apply a downward ramp waveform voltage.
- the voltage Vi4 is set to a voltage exceeding the discharge start voltage.
- the voltage waveform described above is a selective initial that selectively generates an initializing discharge in a discharge cell that has performed an address operation in the address period of the immediately preceding subfield (here, the address period Tw of the subfield SF1). It is a converted waveform.
- the operation of applying the selective initialization waveform to the scan electrode 22 is the selective initialization operation.
- the same drive voltage waveform as that in the address period Tw of the subfield SF1 is applied to each electrode.
- the number of sustain pulses corresponding to the luminance weight is alternately applied to scan electrode SC1 through scan electrode SCn and sustain electrode SU1 through sustain electrode SUn.
- each subfield after subfield SF3 the same drive voltage waveform as in subfield SF2 is applied to each electrode except for the number of sustain pulses generated in sustain period Ts.
- a downward ramp waveform voltage that gently decreases from the voltage 0 (V) toward the voltage Vi4 is applied to the scan electrodes SC1 to SCn.
- the downward ramp waveform voltage is intended to remove unnecessary wall charges in the discharge cell, but may be omitted.
- Voltage Va ⁇ 180 (V)
- voltage Vc ⁇ 35 (V)
- voltage Vs 190 (V)
- voltage Vr 190 (V)
- voltage Ve1 120 (V)
- voltage Vd 60 (V) It is.
- the gradient of the rising ramp waveform voltage generated in the initialization period Ti1 is about 1.5 (V / ⁇ sec)
- the gradient of the falling ramp waveform voltage generated in the initialization period Ti1 and the initialization period Ti2 is about ⁇ 2.
- the gradient of the rising ramp waveform voltage generated at the end of the sustain period is about 10 (V / ⁇ sec).
- the specific numerical values such as the voltage value and the gradient described above are merely examples, and the present invention is not limited to the numerical values described above for each voltage value and the gradient.
- Each voltage value, gradient, and the like are preferably set optimally based on the discharge characteristics of the panel and the specifications of the plasma display device.
- subfield SF1 is a forced initialization subfield for performing a forced initialization operation
- other subfields are a selective initialization subfield for performing a selective initialization operation
- the present invention is not limited to this configuration.
- the subfield SF1 may be a selective initialization subfield and other subfields may be forced initialization subfields, or a plurality of subfields may be forced initialization subfields.
- FIG. 5 is a diagram schematically showing drive voltage waveforms applied to each electrode of panel 10 and the opening / closing operation of shutter glasses 50 when displaying a 3D image in plasma display device 40 of one embodiment of the present invention. .
- FIG. 5 shows scan electrode SC1 that performs the address operation first in the address period, scan electrode SCn that performs the address operation last in the address period, sustain electrode SU1 to sustain electrode SUn, and data electrode D1 to data electrode Dm.
- the drive voltage waveform to be applied is shown.
- FIG. 5 shows opening / closing operations of the right-eye shutter 52R and the left-eye shutter 52L.
- FIG. 5 shows three fields (field F1 to field F3).
- the 3D image signal is a stereoscopic image signal in which a right-eye image signal and a left-eye image signal are alternately repeated for each field.
- the plasma display device 40 alternately repeats the right-eye field for displaying the right-eye image signal and the left-eye field for displaying the left-eye image signal, so that the right-eye image and the left-eye image are displayed. Images for use are alternately displayed on the panel 10.
- field F1 and field F3 are fields for the right eye, and the right eye image signal is displayed on the panel 10.
- a field F2 is a left-eye field, and displays a left-eye image signal on the panel 10.
- the plasma display device 40 displays a stereoscopic 3D image including the right-eye image and the left-eye image on the panel 10.
- the user viewing the 3D image displayed on the panel 10 through the shutter glasses 50 recognizes the images (right-eye image and left-eye image) displayed in two fields as one 3D image. Therefore, the number of 3D images displayed on the panel 10 per second is observed by the user as half the number of fields displayed per second.
- the field frequency of the 3D image displayed on the panel (the number of fields generated per second) is 60 Hz
- the right-eye image and the left-eye image displayed on the panel 10 per second are 30 each. Become. Therefore, the user will observe 30 3D images per second. Therefore, in order to display 60 3D images per second, the field frequency must be set to 120 Hz, which is twice 60 Hz.
- the user views the 3D image displayed on the panel 10 through the shutter glasses 50 that independently open and close the right-eye shutter 52R and the left-eye shutter 52L in synchronization with the right-eye field and the left-eye field.
- the user can observe the right-eye image only with the right eye and the left-eye image with only the left eye, so that the 3D image displayed on the panel 10 can be stereoscopically viewed.
- the time that can be used to display one right-eye image or one left-eye image is the time that can be used to display one 2D image (a normal image that is not a 3D image) with a field frequency of 60 Hz. Is limited to one-half of.
- the period of one field when a 120 Hz 3D image signal is displayed on the panel 10 is 8.3 msec, and is half of 16.7 msec, which is a period of one field when a 60 Hz 2D image signal is displayed on the panel 10. It becomes.
- the number of subfields constituting one field is smaller than when the panel 10 is driven by the 2D image signal.
- the right-eye field and the left-eye field are each composed of five subfields (subfield SF1, subfield SF2, subfield SF3, subfield SF4, and subfield SF5).
- each subfield from subfield SF1 to subfield SF5 has a luminance weight of (1, 16, 8, 4, 2).
- the subfield SF1 generated at the beginning of the field is the subfield with the smallest luminance weight
- the subfield SF2 generated second is the subfield with the largest luminance weight
- a luminance weight is set in each subfield so that the luminance weight is sequentially decreased.
- the right eye shutter 52R and the left eye shutter 52L of the shutter glasses 50 perform an opening / closing operation based on on / off of shutter opening / closing control signals (right eye control signal and left eye control signal) output from the control signal output unit 46. Be controlled.
- the right-eye shutter 52R opens in synchronization with the start of the writing period of the first subfield (subfield SF1) of the right-eye field (eg, field F1), and the last of the same field (eg, field F1). It is closed in synchronization with the end of the maintenance period of the subfield (subfield SF5).
- the left-eye shutter 52L opens in synchronization with the start of the writing period of the first subfield (subfield SF1) of the left-eye field (eg, field F2), and the last subfield (subfield) of the same field (eg, field F2). Closed in synchronization with the end of the maintenance period of SF5).
- the subfield SF1 is the subfield with the smallest luminance weight
- the second subfield SF2 that is generated is the largest with the luminance weight.
- the luminance weight is sequentially reduced in the order in which the subfields are generated. That is, except for the subfield SF1, the luminance weight of each subfield is made smaller as the subfield occurs later in time.
- the shutter glasses 50 are controlled such that both the right eye shutter 52R and the left eye shutter 52L are closed. Thereby, the crosstalk at the time of displaying a 3D image signal on the panel 10 is suppressed. This is due to the following reason.
- the phosphor layer 35 used in the panel 10 has afterglow characteristics depending on the material forming the phosphor.
- This afterglow is a phenomenon in which the phosphor continues to emit light after the end of discharge.
- the intensity of afterglow is proportional to the luminance when the phosphor emits light, and the higher the luminance when the phosphor emits light, the stronger the afterglow.
- afterglow decays with a time constant according to the characteristics of the phosphor, and the luminance gradually decreases with time. However, afterglow persists for several milliseconds after the end of the sustain discharge.
- Light emission generated in a subfield with a large luminance weight is higher in luminance than light emission generated in a subfield with a small luminance weight. Therefore, the afterglow due to light emission generated in a subfield with a large luminance weight has higher luminance and the time required for attenuation than the afterglow due to light emission generated in a subfield with a small luminance weight.
- the afterglow that leaks into the subsequent field is increased compared to when the final subfield is a subfield with a small luminance weight.
- the plasma display device 40 in which the right-eye field and the left-eye field are alternately generated to display a 3D image on the panel 10, when the afterglow generated in one field leaks into the subsequent field, the afterglow is It is observed by the user as unnecessary light emission not related to the image signal. This phenomenon is “crosstalk”.
- the image display quality is image display quality for a user who views a 3D image through the shutter glasses 50.
- a subfield with a large luminance weight is generated early in one field, and strong afterglow is converged within its own field as much as possible.
- the last subfield of one field is made a subfield with a small luminance weight, and leakage of afterglow into the next field should be reduced as much as possible.
- a subfield having a relatively large luminance weight is generated at the beginning of the field, and thereafter the luminance weight is decreased in the order in which the subfields are generated. It is desirable to make the last subfield of the field a subfield with a relatively small luminance weight so that afterglow leakage into the next field is reduced as much as possible.
- the subfield having the largest luminance weight when the subfield having the largest luminance weight is set as the first subfield, the number of discharge cells in which wall charges and priming particles are replenished by the sustain discharge in the first subfield of the field is reduced.
- a subfield having a large luminance weight has a longer sustain period. Therefore, if a sustain discharge does not occur in the sustain period, the wall charge is greatly reduced by taking a relatively long time from the initialization period until the address operation is performed in the subsequent subfield, and the address in the address period is reduced. Operation may become unstable.
- the luminance weight of each subfield is made smaller in the subfield generated later in time in one field. It is desirable to generate a subfield with a large luminance weight at an early stage of one field and to generate a sustain discharge early in the field to replenish wall charges and priming particles.
- the subfield SF1 is the subfield having the smallest luminance weight. Therefore, it is possible to increase the probability that a sustain discharge occurs during the sustain period of subfield SF1. Then, the subfield SF2 is the subfield having the largest luminance weight, and the luminance weights of the subfields after the subfield SF3 are sequentially reduced.
- the shutter glasses are set so that both the right-eye shutter 52R and the left-eye shutter 52L are closed during the initialization period (forced initialization period Ti1) of the subfield SF1 in which the forced initialization operation is performed. 50 is controlled.
- the light emission generated by the forced initialization operation is blocked by the right-eye shutter 52R and the left-eye shutter 52L and does not enter the eyes of the user. Accordingly, the user who views the 3D image through the shutter glasses 50 (hereinafter simply referred to as “user”) cannot see the light emitted by the forced initialization operation. Then, the luminance of the emitted light is reduced in black luminance. Thereby, the user can appreciate an image with high contrast.
- the subfield SF1 is a forced initialization subfield. Therefore, in the initializing period of subfield SF1, initializing discharge is generated in all discharge cells, and wall charges and priming particles necessary for the address operation are generated.
- the addressing operation is likely to be unstable in the discharge cell that performs the addressing operation only in the last subfield of one field.
- wall charges and priming particles are replenished by the occurrence of sustain discharge.
- wall charges and priming particles are replenished by the sustain discharge.
- a subfield having a relatively small luminance weight has a higher frequency of sustain discharge than a subfield having a relatively large luminance weight.
- one field is composed of ten subfields (subfield SF1 to subfield SF10), and (1) is assigned to each subfield of subfield SF1 to subfield SF10. 2, 3, 6, 11, 18, 30, 44, 60, 81).
- the subfield SF1 generated at the beginning of one field is set to the subfield having the smallest luminance weight, and thereafter, the luminance weight is set to each subfield so that the luminance weight is sequentially increased. .
- the field frequency at the time of 2D driving is set to one half (for example, 60 Hz) of the field frequency at the time of 3D driving.
- the number of subfields constituting one field and the luminance weight set to each subfield are not limited to the above-described subfield configuration. They are preferably set optimally according to the specifications of the plasma display device.
- FIG. 6 is a diagram schematically showing drive voltage waveforms applied to the respective electrodes of the panel 10 when displaying a 2D image in the plasma display device 40 according to one embodiment of the present invention.
- FIG. 6 shows scan electrode SC1 that performs the address operation first in the address period, scan electrode SC2 that performs the address operation second in the address period, and scan electrode SCn that performs the address operation last in the address period (for example, scan electrode SC1080). ), Driving voltage waveforms applied to sustain electrode SU1 through sustain electrode SUn and data electrode D1 through data electrode Dm, respectively.
- Scan electrode SCi, sustain electrode SUi, and data electrode Dk in the following represent electrodes selected based on image data (data indicating light emission / non-light emission for each subfield) from among the electrodes.
- FIG. 6 shows a subfield SF1, a subfield SF2, and a subfield SF10.
- the subfield SF1 that is a forced initialization subfield and the subfield SF2 and subsequent subfields SF2 that are selective initialization subfields have different drive voltage waveform shapes applied to the scan electrodes 22 during the initialization period Ti.
- each subfield after subfield SF3 generates substantially the same drive voltage waveform as that of subfield SF2, except for the number of sustain pulses.
- the forced initializing period of FIG. 4 is applied to each of the data electrode D1 to the data electrode Dm, the sustain electrode SU1 to the sustain electrode SUn, and the scan electrode SC1 to the scan electrode SCn.
- a drive voltage waveform similar to the drive voltage waveform shown in the conversion period Ti1 is applied.
- the voltage 0 (V) is applied to the data electrode D1 to the data electrode Dm and the sustain electrode SU1 to the sustain electrode SUn, respectively.
- Voltage Vi1 is applied to scan electrode SC1 through scan electrode SCn after voltage 0 (V) is applied, and an upward ramp waveform voltage that gradually rises from voltage Vi1 to voltage Vi2 is applied.
- the same driving voltage waveform as that shown in the address period Tw of FIG. 4 is applied to each of the data electrode D1 to the data electrode Dm, the sustain electrode SU1 to the sustain electrode SUn, and the scan electrode SC1 to the scan electrode SCn. Apply voltage waveform.
- a scan pulse of voltage Va is applied sequentially from the top (first row) scan electrode SC1 from the top in terms of arrangement, and an address pulse of voltage Vd is applied to the data electrode Dk corresponding to the discharge cell to emit light. Is applied. In this way, address discharge is selectively generated in the discharge cells to emit light, and wall charges for sustain discharge are formed in the discharge cells.
- data electrodes D1 to Dm, sustain electrodes SU1 to SUn, and scan electrodes SC1 to SCn are driven in the same manner as the drive voltage waveform shown in sustain period Ts in FIG. Apply voltage waveform.
- scan electrode SC1 to SC1 are applied while voltage 0 (V) is applied to sustain electrode SU1 to sustain electrode SUn and data electrode D1 to data electrode Dm.
- An upward ramp waveform voltage that gradually rises from voltage 0 (V) to voltage Vr is applied to scan electrode SCn.
- the driving shown in the selective initialization period Ti2 in FIG. 4 is performed on each of the data electrode D1 to the data electrode Dm and the scan electrode SC1 to the scan electrode SCn.
- a drive voltage waveform similar to the voltage waveform is applied.
- the drive voltage waveforms applied to sustain electrode SU1 through sustain electrode SUn are different from the drive voltage waveforms applied to sustain electrode SU1 through sustain electrode SUn shown in selective initialization period Ti2 in FIG.
- the voltage 0 (V) is applied to the data electrodes D1 to Dm.
- a positive voltage Ve2 higher than voltage Ve1 is applied to sustain electrode SU1 through sustain electrode SUn.
- the voltage Ve2 is a voltage equal to the voltage Vs, for example.
- Scan electrode SC1 to scan electrode SCn decrease from a voltage lower than the discharge start voltage (for example, voltage 0 (V)) toward negative voltage Vi4 at the same gradient as the downward ramp waveform voltage generated in initialization period Ti1. Apply a downward ramp waveform voltage.
- sustain electrode SU1 through sustain electrode SUn are brought into a high impedance state. Therefore, the voltage of sustain electrode SU1 through sustain electrode SUn is moderately affected by the downward ramp waveform voltage applied to scan electrode SC1 through scan electrode SCn after sustain electrode SU1 through sustain electrode SUn is in a high impedance state. Descend.
- a weak initializing discharge is generated in the discharge cell in which the sustain discharge is generated in the sustain period Ts of the immediately preceding subfield (subfield SF1 in FIG. 6) while the falling ramp waveform voltage is applied to scan electrode SC1 through scan electrode SCn. Occurs.
- the voltage Ve2 applied to the sustain electrode SU1 to the sustain electrode SUn during the selection initialization period Ti2 at the time of 2D driving is applied to the sustain electrode SU1 to the sustain electrode SU1 at the selection initialization period Ti2 at the time of 3D drive driving.
- the voltage is set higher than the voltage Ve1 applied to the electrode SUn.
- the same drive voltage waveform as that in the address period Tw of the subfield SF1 is applied to each electrode.
- the number of sustain pulses corresponding to the luminance weight is alternately applied to scan electrode SC1 through scan electrode SCn and sustain electrode SU1 through sustain electrode SUn.
- each subfield after subfield SF3 the same drive voltage waveform as in subfield SF2 is applied to each electrode except for the number of sustain pulses generated in sustain period Ts.
- the voltage Ve2 higher than the voltage Ve1 (for example, a voltage equal to the voltage Vs) is applied to the sustain electrodes SU1 to SUn, and the data electrode D1.
- the voltage 0 (V) is applied to the data electrode Dm.
- Scan electrode SC1 to scan electrode SCn are applied with a downward ramp waveform voltage that gradually falls from negative voltage Vi4 to a voltage lower than the discharge start voltage (eg, voltage 0 (V)).
- sustain electrode SU1 through sustain electrode SUn are brought into a high impedance state. Therefore, the voltage of sustain electrode SU1 through sustain electrode SUn is moderately affected by the downward ramp waveform voltage applied to scan electrode SC1 through scan electrode SCn after sustain electrode SU1 through sustain electrode SUn is in a high impedance state. Descend.
- voltage Ve2 applied to sustain electrode SU1 through sustain electrode SUn in the selective initialization period Ti2 during 2D driving is applied to voltage Ve1 applied to sustain electrode SU1 through sustain electrode SUn during the selective initialization period Ti2 during 3D driving.
- the reason why the higher voltage is set will be described.
- the “erroneous address” phenomenon is a phenomenon in which an address discharge is induced by an address discharge generated in an adjacent discharge cell even though the discharge cell is not applied with an address pulse.
- the “false initialization” phenomenon is a phenomenon in which a sustain discharge occurs despite a discharge cell in which no address discharge has occurred.
- the erroneous writing phenomenon has the following tendency.
- An abnormal wall charge (abnormal charge) accumulates in the discharge cell where no address discharge occurs due to the influence of the sustain discharge generated in the adjacent discharge cell.
- the abnormal charge increases, the probability of erroneous writing occurring when address discharge occurs in the adjacent discharge cells increases. For this reason, the erroneous writing phenomenon tends to occur during the writing period of the second half of the field. Then, in the discharge cell in which an erroneous address has occurred, a sustain discharge occurs in the subsequent sustain period.
- the misinitialization phenomenon has the following tendency.
- FIG. 7A is a diagram illustrating an example of a coding table used when displaying a 3D image in the plasma display device 40 according to the embodiment of the present invention.
- FIG. 7B is a diagram illustrating an example of a coding table used when displaying a 2D image in the plasma display device 40 according to an embodiment of the present invention.
- a coding table is a collection of coding.
- luminance weight is simply referred to as “weight”
- gradation value is simply referred to as “gradation”.
- the numerical value written immediately below the notation indicating each subfield in the coding table represents the luminance weight of each subfield.
- each subfield has “1”, “16”, “8”, “4”, “2”, respectively. Shows a coding table having a luminance weight of "".
- 7B has five subfields from subfield SF1 to subfield SF10 in one field, and each subfield has “1”, “2”, “3”, “6”, “11”, respectively. ”,“ 18 ”,“ 30 ”,“ 44 ”,“ 60 ”,“ 81 ”shows a coding table having luminance weights.
- the light-emitting subfield is “1”
- the non-light-emitting subfield is blank
- the leftmost column indicates the gradation value to be displayed in each image data.
- the coding level corresponding to the gradation value “1” is “10000”.
- the luminance weight is set to each subfield so that the luminance weight of the subfield SF1 is the smallest, the luminance weight of the subfield SF2 is the largest, and thereafter the luminance weight is sequentially reduced.
- the subfield in the first half of the field has a large luminance weight, it is relatively easy for the user to recognize when an erroneous initialization phenomenon occurs. For this reason, when an erroneous initialization phenomenon occurs, the image display quality may be deteriorated.
- the voltage Ve1 applied to sustain electrode SU1 through sustain electrode SUn is set to a voltage lower than voltage Ve2 in the latter half of forced initializing period Ti1 and the selective initializing period Ti2 during 3D driving. It is set.
- the discharge generated between the scan electrode 22 and the sustain electrode 23 is suppressed, and the occurrence of an erroneous initialization phenomenon is suppressed.
- the luminance weight is set to each subfield so that the luminance weight of the subfield SF1 is the smallest and thereafter the luminance weight is sequentially increased. Therefore, even if an erroneous initialization phenomenon occurs, it is relatively difficult for the user to recognize.
- the subfield in the latter half of the field has a large luminance weight, it is relatively easy for the user to recognize when an erroneous writing phenomenon occurs. For this reason, if an erroneous writing phenomenon occurs, the image display quality may be degraded.
- voltage Ve2 applied to sustain electrode SU1 through sustain electrode SUn is set to a voltage higher than voltage Ve1 in selective initialization period Ti2 during 2D driving.
- the discharge intensity of the initialization discharge generated in the selective initialization period Ti2 is increased, and more abnormal charges accumulated in the sustain period are erased.
- the occurrence of erroneous writing phenomenon is suppressed during 2D driving.
- the sustain electrode driving circuit 44 in the present embodiment applies the voltage Ve2 applied to the sustain electrodes SU1 to SUn during the selection initialization period Ti2 during 2D driving to the selection initialization period Ti2 during 3D driving.
- the voltage is set higher than the voltage Ve1 applied to sustain electrode SU1 through sustain electrode SUn.
- this voltage Ve2 is equal to the voltage Vs on the high voltage side of the sustain pulse applied to scan electrode SC1 through scan electrode SUn and sustain electrode SU1 through sustain electrode SUn during sustain period Ts.
- the discharge intensity of the initialization discharge generated in the selective initialization period Ti2 increases. For example, if the voltage Ve2 is too high and the discharge intensity of the initialization discharge generated in the selective initialization period Ti2 becomes too strong, the subsequent address discharge becomes unstable. Therefore, in FIG. 6, when the voltage Ve2 is equal to the voltage Vs and is too higher than the appropriate voltage, the sustain electrodes SU1 to SUn are brought into a high impedance state from the middle of the selective initialization period Ti2. Thus, an example has been shown in which the voltage applied to sustain electrode SU1 through sustain electrode SUn is decreased from voltage Ve2.
- voltage Ve2 is a voltage suitable for generating an appropriate initializing discharge
- sustain electrode SU1 through sustain electrode SUn are brought into a high impedance state from the middle of selective initializing period Ti2, and sustain electrode SU1 through sustain electrode SUn. It is not necessary to lower the voltage applied to the voltage Ve2.
- FIG. 8 is a circuit diagram schematically showing a configuration of scan electrode drive circuit 43 of plasma display device 40 in one embodiment of the present invention.
- Scan electrode drive circuit 43 includes sustain pulse generation circuit 55, ramp waveform voltage generation circuit 60, and scan pulse generation circuit 70. Each circuit block operates based on the timing signal supplied from the timing generation circuit 45, but details of the timing signal path are omitted in FIG.
- the voltage input to the scan pulse generation circuit 70 is referred to as “reference potential A”.
- Sustain pulse generation circuit 55 has power recovery circuit 51, switching element Q55, switching element Q56, and switching element Q59.
- the power recovery circuit 51 includes a power recovery capacitor C10, a switching element Q11, a switching element Q12, a backflow prevention diode Di11, a diode Di12, a resonance inductor L11, and an inductor L12.
- the power recovery circuit 51 recovers the power stored in the panel 10 from the panel 10 through LC resonance between the interelectrode capacitance of the panel 10 and the inductor L12, and stores it in the capacitor C10.
- the recovered power is LC-resonated between the interelectrode capacitance of the panel 10 and the inductor L11, supplied again from the capacitor C10 to the panel 10, and reused as power when driving the scan electrodes SC1 to SCn.
- Switching element Q55 clamps scan electrode SC1 through scan electrode SCn to voltage Vs
- switching element Q56 clamps scan electrode SC1 through scan electrode SCn to voltage 0 (V).
- the switching element Q59 is a separation switch, and prevents a current from flowing back through a parasitic diode or the like of the switching element constituting the scan electrode driving circuit 43.
- sustain pulse generating circuit 55 generates a sustain pulse of voltage Vs applied to scan electrode SC1 through scan electrode SCn.
- Scan pulse generation circuit 70 sequentially applies scan pulses to scan electrode SC1 through scan electrode SCn at the timings shown in FIGS. Scan pulse generation circuit 70 outputs the output voltage of sustain pulse generation circuit 55 as it is during the sustain period. That is, the reference potential A is output to scan electrode SC1 through scan electrode SCn.
- the ramp waveform voltage generation circuit 60 includes a Miller integration circuit 61, a Miller integration circuit 62, and a Miller integration circuit 63, and generates the ramp waveform voltage shown in FIGS.
- Miller integrating circuit 61 includes transistor Q61, capacitor C61, and resistor R61. Then, by applying a constant voltage to the input terminal IN61 (giving a constant voltage difference between two circles shown as the input terminal IN61), an upward ramp waveform voltage that gradually increases toward the voltage Vt is obtained. appear.
- the voltage Vi2 is set to be equal to a voltage obtained by superimposing the voltage Vp on the voltage Vt. That is, when Miller integrating circuit 61 is operated, switching element Q72 and switching elements Q71L1 to Q71Ln are turned off, switching elements Q71H1 to switching element Q71Hn are turned on, and the upward slope generated in Miller integrating circuit 61
- the up-ramp voltage L1 is generated by superimposing the voltage Vp of the power source E71 on the waveform voltage.
- Miller integrating circuit 62 includes transistor Q62, capacitor C62, resistor R62, and diode Di62 for preventing backflow. Then, by applying a constant voltage to the input terminal IN62 (giving a constant voltage difference between two circles shown as the input terminal IN62), an up-slope waveform voltage that gradually rises toward the voltage Vr ( Ascending erasing ramp voltage L3) is generated.
- Miller integrating circuit 63 includes transistor Q63, capacitor C63, and resistor R63. Then, by applying a constant voltage to the input terminal IN63 (giving a constant voltage difference between two circles shown as the input terminal IN63), a downward ramp waveform voltage (gradiently decreasing toward the voltage Vi4 ( Down-ramp voltage L2 and down-ramp voltage L4) are generated.
- the switching element Q69 is a separation switch, and prevents a current from flowing back through a parasitic diode or the like of the switching element constituting the scan electrode driving circuit 43.
- switching elements and transistors can be configured using generally known semiconductor elements such as MOSFETs and IGBTs. These switching elements and transistors are controlled by timing signals corresponding to the respective switching elements and transistors generated by the timing generation circuit 45.
- FIG. 9 is a circuit diagram schematically showing a configuration of sustain electrode drive circuit 44 of plasma display device 40 in accordance with the first exemplary embodiment of the present invention.
- the sustain electrode driving circuit 44 includes a sustain pulse generating circuit 80 and a constant voltage generating circuit 85. Each circuit block operates based on the timing signal supplied from the timing generation circuit 45, but details of the timing signal path are omitted in FIG.
- Sustain pulse generation circuit 80 includes a power recovery circuit 81, a switching element Q83, and a switching element Q84.
- the power recovery circuit 81 includes a power recovery capacitor C20, a switching element Q21, a switching element Q22, a backflow prevention diode Di21, a diode Di22, a resonance inductor L21, and an inductor L22.
- the power recovery circuit 81 recovers the power stored in the panel 10 from the panel 10 through LC resonance between the interelectrode capacitance of the panel 10 and the inductor L22, and stores it in the capacitor C20. Then, the recovered power is supplied to the panel 10 again from the capacitor C20 through LC resonance between the interelectrode capacitance of the panel 10 and the inductor L21, and reused as power when driving the sustain electrodes SU1 to SUn.
- Switching element Q83 clamps sustain electrode SU1 through sustain electrode SUn to voltage Vs, and switching element Q84 clamps sustain electrode SU1 through sustain electrode SUn to voltage 0 (V).
- sustain pulse generating circuit 80 generates a sustain pulse of voltage Vs applied to scan electrode SC1 through scan electrode SCn.
- the constant voltage generation circuit 85 includes a switching element Q86 and a switching element Q87. Then, voltage Ve is applied to sustain electrode SU1 through sustain electrode SUn.
- these switching elements can be configured using generally known elements such as MOSFETs and IGBTs. These switching elements are controlled by timing signals corresponding to the respective switching elements generated by the timing generation circuit 45.
- FIG. 10 is a circuit diagram schematically showing the configuration of the data electrode drive circuit 42 of the plasma display device 40 in accordance with the first exemplary embodiment of the present invention.
- the data electrode drive circuit 42 operates based on the image data supplied from the image signal processing circuit 41 and the timing signal supplied from the timing generation circuit 45. In FIG. 10, details of the paths of these signals are omitted. To do.
- the data electrode driving circuit 42 has switching elements Q91H1 to Q91Hm and switching elements Q91L1 to Q91Lm.
- the voltage 0 (V) is applied to the data electrode Dj by turning on the switching element Q91Lj
- the voltage Vd is applied to the data electrode Dj by turning on the switching element Q91Hj.
- the number of subfields constituting one field, subfields to be forced initialization subfields, luminance weights of each subfield, and the like are not limited to the above-described numerical values. Moreover, the structure which switches a subfield structure based on an image signal etc. may be sufficient.
- the drive voltage waveforms shown in FIGS. 4, 5, and 6 are merely examples in the embodiment of the present invention, and the present invention is not limited to these drive voltage waveforms.
- circuit configurations shown in FIGS. 3, 8, 9, and 10 are merely examples in the embodiment of the present invention, and the present invention is not limited to these circuit configurations. .
- each circuit block shown in the embodiment of the present invention may be configured as an electric circuit that performs each operation shown in the embodiment, or a microcomputer that is programmed to perform the same operation. May be used.
- the number of subfields constituting one field is not limited to the above number.
- the number of gradations that can be displayed on the panel 10 can be further increased.
- the time required for driving panel 10 can be shortened by reducing the number of subfields.
- one pixel is constituted by discharge cells of three colors of red, green, and blue.
- a panel in which one pixel is constituted by discharge cells of four colors or more has been described.
- the specific numerical values shown in the embodiment of the present invention are set based on the characteristics of the panel 10 having a screen size of 50 inches and the number of display electrode pairs 24 of 1024. It is just an example.
- the present invention is not limited to these numerical values, and each numerical value is desirably set optimally in accordance with panel specifications, panel characteristics, plasma display device specifications, and the like. Each of these numerical values is allowed to vary within a range where the above-described effect can be obtained.
- the number of subfields constituting one field, the luminance weight of each subfield, etc. are not limited to the values shown in the embodiment of the present invention, and the subfield configuration is based on the image signal or the like. It may be configured to switch.
- the present invention provides a plasma display device that can be used as a 3D image display device, which reduces crosstalk generated between a right-eye image and a left-eye image for a user who views a display image through shutter glasses, and is stable. Since a high-quality 3D image can be realized by generating a discharge, it is useful as a panel driving method and a plasma display device.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- General Physics & Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Power Engineering (AREA)
- Plasma & Fusion (AREA)
- Control Of Indicators Other Than Cathode Ray Tubes (AREA)
- Control Of Gas Discharge Display Tubes (AREA)
Abstract
Description
図1は、本発明の一実施の形態におけるプラズマディスプレイ装置に用いるパネル10の構造を示す分解斜視図である。
21 前面基板
22 走査電極
23 維持電極
24 表示電極対
25,33 誘電体層
26 保護層
31 背面基板
32 データ電極
34 隔壁
35,35R,35G,35B 蛍光体層
40 プラズマディスプレイ装置
41 画像信号処理回路
42 データ電極駆動回路
43 走査電極駆動回路
44 維持電極駆動回路
45 タイミング発生回路
46 制御信号出力部
50 シャッタ眼鏡
51,81 電力回収回路
52R 右目用シャッタ
52L 左目用シャッタ
55,80 維持パルス発生回路
60 傾斜波形電圧発生回路
61,62,63 ミラー積分回路
70 走査パルス発生回路
85 一定電圧発生回路
Di11,Di12,Di21,Di22,Di62 ダイオード
L11,L12,L21,L22 インダクタ
Q11,Q12,Q21,Q22,Q5,Q6,Q55,Q56,Q59,Q69,Q72,Q83,Q84,Q86,Q87,Q71H1~Q71Hn,Q71L1~Q71Ln,Q91H1~Q91Hm,Q91L1~Q91Lm スイッチング素子
C10,C20,C61,C62,C63 コンデンサ
R61,R62,R63,R9,R12,R13 抵抗
Q61,Q62,Q63 トランジスタ
IN61,IN62,IN63 入力端子
E71 電源
Claims (6)
- 走査電極と維持電極とデータ電極とを有する放電セルを複数配列したプラズマディスプレイパネルを、
2D画像信号にもとづくフィールドを発生して前記プラズマディスプレイパネルに2D画像を表示する2D駆動と、
右目用画像信号を表示するフィールドと左目用画像信号を表示するフィールドとを交互に繰り返して前記プラズマディスプレイパネルに3D画像を表示する3D駆動とのいずれかによって駆動するプラズマディスプレイパネルの駆動方法であって、
前記フィールドは、所定の負の電圧に向かって下降する下り傾斜波形電圧を前記走査電極に印加する選択初期化期間と、書込み期間と、維持期間とを有するサブフィールドを有し、
前記2D駆動時の前記選択初期化期間において前記維持電極に印加する電圧を、前記3D駆動時の前記選択初期化期間において前記維持電極に印加する電圧よりも高い電圧に設定する
ことを特徴とするプラズマディスプレイパネルの駆動方法。 - 前記2D駆動時の前記選択初期化期間において、前記下り傾斜波形電圧を前記走査電極に印加中に、前記維持電極をハイインピーダンス状態にする
ことを特徴とする請求項1に記載のプラズマディスプレイパネルの駆動方法。 - 前記2D駆動時の前記選択初期化期間において前記維持電極に印加する電圧を、前記維持期間に発生する維持パルスの電圧と等しい電圧に設定する
ことを特徴とする請求項1に記載のプラズマディスプレイパネルの駆動方法。 - 走査電極と維持電極とデータ電極とを有する放電セルを複数配列したプラズマディスプレイパネルと、
前記プラズマディスプレイパネルを駆動する駆動回路とを有するプラズマディスプレイ装置であって、
前記駆動回路は、
2D画像信号にもとづくフィールドを発生して前記プラズマディスプレイパネルに2D画像を表示する2D駆動と、
右目用画像信号を表示するフィールドと左目用画像信号を表示するフィールドとを交互に繰り返して前記プラズマディスプレイパネルに3D画像を表示する3D駆動とのいずれかによって前記プラズマディスプレイパネルを駆動し、
前記フィールドに、所定の負の電圧に向かって下降する下り傾斜波形電圧を前記走査電極に印加する選択初期化期間と、書込み期間と、維持期間とを有するサブフィールドを備え、
前記2D駆動時の前記選択初期化期間において前記維持電極に印加する電圧を、前記3D駆動時の前記選択初期化期間において前記維持電極に印加する電圧よりも高い電圧に設定する
ことを特徴とするプラズマディスプレイ装置。 - 前記駆動回路は、
前記2D駆動時の前記選択初期化期間において、前記下り傾斜波形電圧を前記走査電極に印加中に、前記維持電極をハイインピーダンス状態にする
ことを特徴とする請求項4に記載のプラズマディスプレイ装置。 - 前記駆動回路は、
前記2D駆動時の前記選択初期化期間において前記維持電極に印加する電圧を、前記維持期間に発生する維持パルスの電圧と等しい電圧に設定する
ことを特徴とする請求項4に記載のプラズマディスプレイ装置。
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2012554693A JPWO2012102042A1 (ja) | 2011-01-28 | 2012-01-26 | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 |
KR1020137008746A KR20130073958A (ko) | 2011-01-28 | 2012-01-26 | 플라즈마 디스플레이 패널의 구동 방법 및 플라즈마 디스플레이 장치 |
CN2012800035902A CN103201785A (zh) | 2011-01-28 | 2012-01-26 | 等离子显示面板的驱动方法以及等离子显示装置 |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2011-016041 | 2011-01-28 | ||
JP2011016041 | 2011-01-28 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2012102042A1 true WO2012102042A1 (ja) | 2012-08-02 |
Family
ID=46580617
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2012/000483 WO2012102042A1 (ja) | 2011-01-28 | 2012-01-26 | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 |
Country Status (4)
Country | Link |
---|---|
JP (1) | JPWO2012102042A1 (ja) |
KR (1) | KR20130073958A (ja) |
CN (1) | CN103201785A (ja) |
WO (1) | WO2012102042A1 (ja) |
Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006139280A (ja) * | 2004-11-09 | 2006-06-01 | Samsung Sdi Co Ltd | プラズマ表示装置とその駆動方法 |
WO2007032403A1 (ja) * | 2005-09-14 | 2007-03-22 | Matsushita Electric Industrial Co., Ltd. | プラズマディスプレイパネルの駆動装置、駆動方法およびプラズマディスプレイ装置 |
JP2007249204A (ja) * | 2006-03-14 | 2007-09-27 | Lg Electronics Inc | プラズマディスプレイ装置の駆動方法 |
WO2011045923A1 (ja) * | 2009-10-13 | 2011-04-21 | パナソニック株式会社 | プラズマディスプレイ装置の駆動方法、プラズマディスプレイ装置およびプラズマディスプレイシステム |
WO2011114672A1 (ja) * | 2010-03-18 | 2011-09-22 | パナソニック株式会社 | プラズマディスプレイ装置 |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TW516014B (en) * | 1999-01-22 | 2003-01-01 | Matsushita Electric Ind Co Ltd | Driving method for AC plasma display panel |
JP2002199416A (ja) * | 2000-12-25 | 2002-07-12 | Nippon Hoso Kyokai <Nhk> | 立体画像表示方法及び立体画像表示装置 |
WO2007099903A1 (ja) * | 2006-02-28 | 2007-09-07 | Matsushita Electric Industrial Co., Ltd. | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 |
JP2010019961A (ja) * | 2008-07-09 | 2010-01-28 | Panasonic Corp | プラズマディスプレイ装置およびプラズマディスプレイパネルの駆動方法 |
JP2010175772A (ja) * | 2009-01-29 | 2010-08-12 | Panasonic Corp | プラズマディスプレイパネルの駆動方法 |
-
2012
- 2012-01-26 CN CN2012800035902A patent/CN103201785A/zh active Pending
- 2012-01-26 KR KR1020137008746A patent/KR20130073958A/ko not_active Application Discontinuation
- 2012-01-26 WO PCT/JP2012/000483 patent/WO2012102042A1/ja active Application Filing
- 2012-01-26 JP JP2012554693A patent/JPWO2012102042A1/ja active Pending
Patent Citations (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006139280A (ja) * | 2004-11-09 | 2006-06-01 | Samsung Sdi Co Ltd | プラズマ表示装置とその駆動方法 |
WO2007032403A1 (ja) * | 2005-09-14 | 2007-03-22 | Matsushita Electric Industrial Co., Ltd. | プラズマディスプレイパネルの駆動装置、駆動方法およびプラズマディスプレイ装置 |
JP2007249204A (ja) * | 2006-03-14 | 2007-09-27 | Lg Electronics Inc | プラズマディスプレイ装置の駆動方法 |
WO2011045923A1 (ja) * | 2009-10-13 | 2011-04-21 | パナソニック株式会社 | プラズマディスプレイ装置の駆動方法、プラズマディスプレイ装置およびプラズマディスプレイシステム |
WO2011114672A1 (ja) * | 2010-03-18 | 2011-09-22 | パナソニック株式会社 | プラズマディスプレイ装置 |
Also Published As
Publication number | Publication date |
---|---|
CN103201785A (zh) | 2013-07-10 |
JPWO2012102042A1 (ja) | 2014-06-30 |
KR20130073958A (ko) | 2013-07-03 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
WO2011108261A1 (ja) | プラズマディスプレイ装置の駆動方法、プラズマディスプレイ装置およびプラズマディスプレイシステム | |
WO2011111388A1 (ja) | プラズマディスプレイ装置、プラズマディスプレイシステム、プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置用シャッタ眼鏡の制御方法 | |
JP5170319B2 (ja) | プラズマディスプレイ装置の駆動方法、プラズマディスプレイ装置およびプラズマディスプレイシステム | |
JP5263451B2 (ja) | プラズマディスプレイ装置の駆動方法、プラズマディスプレイ装置およびプラズマディスプレイシステム | |
WO2011111390A1 (ja) | プラズマディスプレイ装置、プラズマディスプレイシステム、およびプラズマディスプレイパネルの駆動方法 | |
WO2011045924A1 (ja) | プラズマディスプレイ装置の駆動方法、プラズマディスプレイ装置およびプラズマディスプレイシステム | |
JP5218680B2 (ja) | プラズマディスプレイ装置、プラズマディスプレイシステムおよびプラズマディスプレイパネルの駆動方法 | |
JPWO2011074227A1 (ja) | プラズマディスプレイ装置の駆動方法、プラズマディスプレイ装置およびプラズマディスプレイシステム | |
WO2011132431A1 (ja) | プラズマディスプレイ装置の駆動方法、プラズマディスプレイ装置およびプラズマディスプレイシステム | |
WO2012102042A1 (ja) | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 | |
JP5267679B2 (ja) | プラズマディスプレイ装置、プラズマディスプレイシステムおよびプラズマディスプレイ装置用シャッタ眼鏡の制御方法 | |
WO2011111389A1 (ja) | プラズマディスプレイ装置、プラズマディスプレイシステム、およびプラズマディスプレイ装置用シャッタ眼鏡の制御方法 | |
WO2012011284A1 (ja) | プラズマディスプレイ装置、プラズマディスプレイシステム、およびプラズマディスプレイパネルの駆動方法 | |
WO2011111337A1 (ja) | プラズマディスプレイ装置およびプラズマディスプレイシステム | |
JP5263447B2 (ja) | プラズマディスプレイ装置の駆動方法、プラズマディスプレイ装置およびプラズマディスプレイシステム | |
WO2012073516A1 (ja) | プラズマディスプレイ装置の駆動方法およびプラズマディスプレイ装置 | |
JP2011191467A (ja) | プラズマディスプレイ装置、プラズマディスプレイシステム、およびプラズマディスプレイ装置用シャッタ眼鏡の制御方法 | |
WO2012102032A1 (ja) | プラズマディスプレイパネルの駆動方法およびプラズマディスプレイ装置 | |
JP2013088741A (ja) | 画像表示装置と画像表示装置の駆動方法、画像表示装置を使用する画像表示システム | |
JP2011164441A (ja) | プラズマディスプレイ装置の駆動方法、プラズマディスプレイ装置およびプラズマディスプレイシステム |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 12739404 Country of ref document: EP Kind code of ref document: A1 |
|
WWE | Wipo information: entry into national phase |
Ref document number: 2012554693 Country of ref document: JP |
|
ENP | Entry into the national phase |
Ref document number: 20137008746 Country of ref document: KR Kind code of ref document: A |
|
NENP | Non-entry into the national phase |
Ref country code: DE |
|
122 | Ep: pct application non-entry in european phase |
Ref document number: 12739404 Country of ref document: EP Kind code of ref document: A1 |