WO2009084701A1 - Semiconductor package and camera module - Google Patents
Semiconductor package and camera module Download PDFInfo
- Publication number
- WO2009084701A1 WO2009084701A1 PCT/JP2008/073883 JP2008073883W WO2009084701A1 WO 2009084701 A1 WO2009084701 A1 WO 2009084701A1 JP 2008073883 W JP2008073883 W JP 2008073883W WO 2009084701 A1 WO2009084701 A1 WO 2009084701A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- main surface
- semiconductor substrate
- hollow
- adhesive
- package according
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 85
- 239000000758 substrate Substances 0.000 claims abstract description 160
- 238000003384 imaging method Methods 0.000 claims abstract description 58
- 239000000853 adhesive Substances 0.000 claims abstract description 43
- 230000001070 adhesive effect Effects 0.000 claims abstract description 43
- 239000011347 resin Substances 0.000 claims description 25
- 229920005989 resin Polymers 0.000 claims description 25
- 230000003014 reinforcing effect Effects 0.000 claims 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 85
- 229910052710 silicon Inorganic materials 0.000 description 85
- 239000010703 silicon Substances 0.000 description 85
- 238000000034 method Methods 0.000 description 27
- 239000010410 layer Substances 0.000 description 20
- 239000011521 glass Substances 0.000 description 19
- 238000004519 manufacturing process Methods 0.000 description 19
- 229910000679 solder Inorganic materials 0.000 description 16
- 230000015572 biosynthetic process Effects 0.000 description 12
- 238000001459 lithography Methods 0.000 description 10
- 238000005530 etching Methods 0.000 description 9
- 239000011229 interlayer Substances 0.000 description 8
- 239000002184 metal Substances 0.000 description 8
- 229910052751 metal Inorganic materials 0.000 description 8
- 239000004020 conductor Substances 0.000 description 7
- 230000002093 peripheral effect Effects 0.000 description 7
- 238000001039 wet etching Methods 0.000 description 7
- 239000004925 Acrylic resin Substances 0.000 description 5
- 229920000178 Acrylic resin Polymers 0.000 description 5
- 230000003321 amplification Effects 0.000 description 5
- 230000007423 decrease Effects 0.000 description 5
- 239000000463 material Substances 0.000 description 5
- 238000003199 nucleic acid amplification method Methods 0.000 description 5
- 238000004544 sputter deposition Methods 0.000 description 5
- 239000002585 base Substances 0.000 description 4
- 239000003795 chemical substances by application Substances 0.000 description 4
- 238000005229 chemical vapour deposition Methods 0.000 description 4
- 238000004140 cleaning Methods 0.000 description 4
- 230000000694 effects Effects 0.000 description 3
- 238000002955 isolation Methods 0.000 description 3
- 238000012360 testing method Methods 0.000 description 3
- PPBRXRYQALVLMV-UHFFFAOYSA-N Styrene Chemical compound C=CC1=CC=CC=C1 PPBRXRYQALVLMV-UHFFFAOYSA-N 0.000 description 2
- 238000004380 ashing Methods 0.000 description 2
- 239000000919 ceramic Substances 0.000 description 2
- 239000012141 concentrate Substances 0.000 description 2
- 239000000470 constituent Substances 0.000 description 2
- 230000003247 decreasing effect Effects 0.000 description 2
- 238000009713 electroplating Methods 0.000 description 2
- 238000000227 grinding Methods 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000000059 patterning Methods 0.000 description 2
- 230000002787 reinforcement Effects 0.000 description 2
- 230000003252 repetitive effect Effects 0.000 description 2
- 238000004528 spin coating Methods 0.000 description 2
- 238000012546 transfer Methods 0.000 description 2
- 229910017944 Ag—Cu Inorganic materials 0.000 description 1
- 239000004642 Polyimide Substances 0.000 description 1
- 229910020816 Sn Pb Inorganic materials 0.000 description 1
- 229910020836 Sn-Ag Inorganic materials 0.000 description 1
- 229910020888 Sn-Cu Inorganic materials 0.000 description 1
- 229910020922 Sn-Pb Inorganic materials 0.000 description 1
- 229910020988 Sn—Ag Inorganic materials 0.000 description 1
- 229910019204 Sn—Cu Inorganic materials 0.000 description 1
- 229910008783 Sn—Pb Inorganic materials 0.000 description 1
- 239000003513 alkali Substances 0.000 description 1
- 150000001412 amines Chemical class 0.000 description 1
- 229910052802 copper Inorganic materials 0.000 description 1
- 238000005260 corrosion Methods 0.000 description 1
- 230000007797 corrosion Effects 0.000 description 1
- 238000005336 cracking Methods 0.000 description 1
- 239000000428 dust Substances 0.000 description 1
- 238000005516 engineering process Methods 0.000 description 1
- 230000005496 eutectics Effects 0.000 description 1
- 238000003475 lamination Methods 0.000 description 1
- 230000000873 masking effect Effects 0.000 description 1
- 238000012856 packing Methods 0.000 description 1
- 239000002245 particle Substances 0.000 description 1
- 238000007747 plating Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229920001690 polydopamine Polymers 0.000 description 1
- 229920001721 polyimide Polymers 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000001681 protective effect Effects 0.000 description 1
- 230000007261 regionalization Effects 0.000 description 1
- 230000002441 reversible effect Effects 0.000 description 1
- 238000007790 scraping Methods 0.000 description 1
- 229910052814 silicon oxide Inorganic materials 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 230000003746 surface roughness Effects 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/481—Internal lead connections, e.g. via connections, feedthrough structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14618—Containers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/14601—Structural or functional details thereof
- H01L27/14625—Optical elements or arrangements associated with the device
-
- H—ELECTRICITY
- H04—ELECTRIC COMMUNICATION TECHNIQUE
- H04N—PICTORIAL COMMUNICATION, e.g. TELEVISION
- H04N23/00—Cameras or camera modules comprising electronic image sensors; Control thereof
- H04N23/57—Mechanical or electrical details of cameras or camera modules specially adapted for being embedded in other devices
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/023—Redistribution layers [RDL] for bonding areas
- H01L2224/0237—Disposition of the redistribution layers
- H01L2224/02372—Disposition of the redistribution layers connecting to a via connection in the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/03—Manufacturing methods
- H01L2224/039—Methods of manufacturing bonding areas involving a specific sequence of method steps
- H01L2224/0392—Methods of manufacturing bonding areas involving a specific sequence of method steps specifically adapted to include a probing step
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/05—Structure, shape, material or disposition of the bonding areas prior to the connecting process of an individual bonding area
- H01L2224/0554—External layer
- H01L2224/05541—Structure
- H01L2224/05548—Bonding area integrally formed with a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/06—Structure, shape, material or disposition of the bonding areas prior to the connecting process of a plurality of bonding areas
- H01L2224/061—Disposition
- H01L2224/0618—Disposition being disposed on at least two different sides of the body, e.g. dual array
- H01L2224/06181—On opposite sides of the body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13022—Disposition the bump connector being at least partially embedded in the surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/1302—Disposition
- H01L2224/13024—Disposition the bump connector being disposed on a redistribution layer on the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/13—Structure, shape, material or disposition of the bump connectors prior to the connecting process of an individual bump connector
- H01L2224/13001—Core members of the bump connector
- H01L2224/13099—Material
- H01L2224/131—Material with a principal constituent of the material being a metal or a metalloid, e.g. boron [B], silicon [Si], germanium [Ge], arsenic [As], antimony [Sb], tellurium [Te] and polonium [Po], and alloys thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/10—Details of semiconductor or other solid state devices to be connected
- H01L2924/11—Device type
- H01L2924/13—Discrete devices, e.g. 3 terminal devices
- H01L2924/1304—Transistor
- H01L2924/1306—Field-effect transistor [FET]
- H01L2924/13091—Metal-Oxide-Semiconductor Field-Effect Transistor [MOSFET]
Definitions
- the present invention relates to a semiconductor package using a solid-state imaging element, and a camera module using the semiconductor package.
- CCD charge coupled device
- amplification type solid-state imaging elements are used in these cameras.
- portable electronic apparatuses such as cell phones, PDAs, and notebook computers
- demands for decreasing the size, weight, thickness and, cost of a camera module are increasing.
- An amplification type solid-state imaging element used as, e.g., an imaging element in a conventional compact camera module has an imaging pixel portion in which a plurality of pixels are two- dimensionally arranged in one semiconductor chip, and a peripheral circuit portion formed outside the imaging pixel portion.
- the amplification type solid-state imaging element has various MOS transistors for, e.g., transfer and amplification in each pixel of the imaging pixel portion.
- a photodiode generates signal charge by photoelectrically converting light having entered each pixel, and the transfer transistor and amplification transistor convert the signal charge into an electrical signal and amplify the signal.
- the signal of the pixel is then output to the peripheral circuit portion through a signal line.
- a color filter for acquiring a color image is formed on the photodiode, and a microlens for efficiently concentrating light is formed on the color filter.
- the imaging element chip having the above arrangement is directly mounted (by COB: chip on board) on a printed circuit board made of a resin or ceramic.
- An electrode is connected by wire bonding, and a passive element is mounted on the surface (by SMT: surface mount technology) .
- a lens holder including a cover lens is placed on the printed circuit board and adhered to it, thereby forming a camera module.
- the mounting area is larger than the area of the imaging element, and this makes it impossible to unlimitedly increase the density
- the thickness of the semiconductor substrate must be decreased to, e.g., about 100 ⁇ m in order to increase the manufacturing throughput .
- the microlens must be covered with a member having a refractive index lower than that of the formed microlens material. Therefore, a hollow structure in which the space above the microlens is filled with a gas (atmospheric-pressure or low-pressure ambient) having the lowest refractive index is often used.
- a transparent member is placed above the microlens with the hollow being interposed between them. This transparent member is spaced apart from the microlens by a patterned adhesive.
- the semiconductor substrate decreases its strength and breaks in the region where the hollow is formed. Even when the semiconductor substrate does not break, it bends in the region where the hollow is formed, and this makes normal image display impossible.
- a first semiconductor package comprising: a solid-state imaging element formed on a first main surface of a semiconductor substrate; an electrode pad formed on the first main surface of the semiconductor substrate; a through-hole electrode formed to extend through the semiconductor substrate between the first main surface and a second main surface opposite to the electrode pad formed on the first main surface; and a light-transmitting substrate placed on a patterned adhesive to form a hollow on the solid-state imaging element.
- a thickness of the semiconductor substrate below the hollow when viewed from the light-transmitting substrate is larger than that of the semiconductor substrate below the adhesive.
- a second semiconductor package comprising: a solid-state imaging element formed on a first main surface of a semiconductor substrate; an electrode pad formed on the first main surface of the semiconductor substrate; a through-hole electrode formed to extend through the semiconductor substrate between the first main surface and a second main surface opposite to the electrode pad formed on the first main surface; and a light-transmitting substrate placed on a patterned adhesive to form a hollow on the solid-state imaging element.
- the second main surface of the semiconductor substrate below the adhesive when viewed from the light-transmitting substrate is recessed more than that of the semiconductor substrate below the hollow.
- a camera module comprising: one of the first and second semiconductor packages; an infrared cut filter formed on the light- transmitting substrate of the semiconductor package; and an imaging lens formed on the infrared cut filter.
- FIG. 1 is a sectional view showing the arrangement of a camera module of a first embodiment of the present invention
- FIG. 2 is an enlarged sectional view of portions of a silicon semiconductor substrate and glass substrate in the camera module of the first embodiment
- FIG. 3 is a process flowchart showing a method of manufacturing the camera module of the first embodiment ;
- FIG. 4 is an enlarged sectional view of portions of a silicon semiconductor substrate and glass substrate in a camera module of a second embodiment of the present invention
- FIG. 5 is a process flowchart showing a method of manufacturing the camera module of the second embodiment
- FIG. 6 is an enlarged sectional view of portions of a silicon semiconductor substrate and glass substrate in a camera module of a third embodiment of the present invention.
- FIG. 7 is a process flowchart showing a method of manufacturing the camera module of the third embodiment
- FIG. 8 is a process flowchart showing another method of manufacturing the camera module of the third embodiment ;
- FIG. 9 is a sectional view showing a dicing line structure in a conventional camera module.
- FIG. 10 is a sectional view showing a dicing line structure in the camera module of the embodiment of the present invention.
- FIG. 11 is a sectional view showing a dicing line structure in another conventional camera module.
- FIG. 12 is a sectional view showing a dicing line structure in another camera module of the embodiment of the present invention.
- FIG. 1 is a sectional view showing the arrangement of the camera module of the first embodiment. Imaging elements (not shown) are formed on the first main surface of a silicon semiconductor substrate (imaging element chip) 10. A light-transmitting substrate
- a transparent substrate e.g., a glass substrate 30 is formed on an adhesive 20 on that region of the first main surface of the silicon semiconductor substrate 10, in which the imaging elements are not formed.
- An IR (InfraRed) cut filter 42 is formed on an adhesive 41 on the glass substrate 30, and a lens holder 50 including an imaging lens 40 covers the IR cut filter 42 with an adhesive 43 being interposed between them.
- the camera module is formed by adhering these components.
- external terminals e.g., solder balls 60 are formed on the second main surface of the silicon semiconductor substrate 10.
- a light-shielding electromagnetic shield 44 is formed around the semiconductor substrate 10 and glass substrate 30, and adhered to the lens holder 50 by an adhesive 45. After that, for example, the silicon semiconductor substrate 10 is directly mounted (by COB: chip on board) on a printed circuit board 70 made of a resin or ceramic with the solder balls 60 being interposed between them.
- FIG. 2 is an enlarged sectional view of portions of the silicon semiconductor substrate 10 and glass substrate 30 in the camera module.
- the camera module has an imaging pixel portion in which a plurality of imaging elements 12 are two-dimensionally arranged, and a peripheral circuit portion that is formed in a region except for this imaging pixel portion and processes signals output from the imaging pixel portion.
- the imaging pixel portion of the camera module has the following arrangement. As shown in FIG. 2, shallow trench isolations (STIs) 11 as element isolation insulating layers and element regions divided by the STIs 11 are arranged on the first main surface of the silicon semiconductor substrate 10.
- the imaging element 12 including a photodiode and transistor is formed in each element region.
- An interlayer dielectric film 13 is formed on the first main surface on which the imaging elements 12 are formed.
- a base layer 14 is formed on the interlayer dielectric film 13.
- Color filters 15 are arranged on the base layer 14 so as to be opposed to the imaging elements 12.
- An overcoat 16 is formed on the color filters 15, and microlenses 17 are formed on the overcoat 16 so as to be opposed to the imaging elements 12 (color filters 15) .
- a hollow 18 is formed on the microlenses 17, and the glass substrate 30 is placed on the hollow 18.
- the individual parts described above are made of, e.g., the following materials.
- the STIs 11 are made of SiC>2, and the interlayer dielectric film 13 is made of SiC>2 or SiN.
- the color filters 15 are made of an acrylic resin, and the microlenses 17 are made of a styrene-based resin.
- a through hole is formed in the silicon semiconductor substrate 10 from the second main surface opposite to the first main surface to the first main surface.
- An insulating film 22 is formed on the inner circumferential surface of the through hole and on the second main surface.
- a conductor layer 23 is formed on the insulating film 22.
- a protective film, e.g., a solder resist 24 is formed on the conductor layer 23.
- the solder resist 24 on the conductor layer 23 is partially open, and the solder ball 60 is formed on the exposed conductor layer 23. Note that the solder ball 60 is also formed on the second main surface of the silicon semiconductor substrate 10 below the imaging pixel portion.
- the solder resist 24 is made of, e.g., a phenol- based resin, polyimide-based resin, or amine-based resin.
- the solder ball 60 is made of, e.g., Sn-Pb (eutectic) , 95Pb-Sn (high-lead, high-melting-point solder) , or Pb-free solder such as Sn-Ag, Sn-Cu, or Sn- Ag-Cu.
- the interlayer dielectric film 13 is formed on the first main surface of the silicon semiconductor substrate 10.
- the conductor layer 23 formed in the through hole reaches the first main surface, and an internal electrode (first electrode pad) 26 is formed on the conductor layer 23.
- the internal electrode 26 is electrically connected to the imaging element 12 or a peripheral circuit (not shown) formed in the peripheral circuit portion. Accordingly, a through- hole electrode formed in the through hole electrically connects the solder ball 60 and the imaging element 12 or peripheral circuit.
- An element surface electrode (second electrode pad) 27 is formed on the internal electrode 26 with the interlayer dielectric film 13 being interposed between them.
- a contact plug (not shown) for electrically connecting these electrodes is formed in the interlayer dielectric film 13 between the internal electrode 26 and element surface electrode 27 .
- the element surface electrode 27 is used to apply a voltage or read out a signal via the contact plug and internal electrode 26. Especially when conducting a die sort test, a needle is brought into contact with the element surface electrode 27.
- the base layer 14 is formed on the element surface electrode 27.
- An acrylic resin 19 is formed on the base layer 14, and the overcoat 16 is formed on the acrylic resin 19.
- a pad opening is formed through the base layer 14, acrylic resin 19, and overcoat 16 formed on the element surface electrode 27.
- the glass substrate 30 is formed on an adhesive 20 on the overcoat 16 and element surface electrode 27. Note that the adhesive 20 is patterned and is not formed on the imaging elements 12 (microlenses 17), i.e., on the imaging pixel portion. As described previously, the hollow 18 is formed on the imaging pixel portion, and the glass substrate 30 is placed on the hollow 18. The thickness of the silicon semiconductor substrate 10 below the hollow 18 when viewed from the glass substrate 30 is made larger than that of the silicon semiconductor substrate 10 below the adhesive 20.
- tl be the thickness of the silicon substrate 10 below the adhesive 20 and t2 be that of the silicon substrate 10 below the hollow 18.
- the thickness t2 is desirably larger by 1.5 ⁇ m or more than the thickness tl.
- the second main surface of the silicon substrate 10 below the adhesive 20 when viewed from the glass substrate 30 is recessed more than that of the silicon substrate 10 below the hollow 18.
- the thickness of the silicon substrate 10 is small in at least the periphery of the through hole (through-hole electrode) below the adhesive 20 when viewed from the glass substrate 30. This facilitates processing of the through hole, and increases the efficiency of the manufacture of the camera module.
- the silicon substrate 10 in a region except for the periphery of the through hole is thicker than that in the periphery of the through hole, the strength of the silicon substrate 10 is high. This makes it possible to prevent the problem that the silicon substrate 10 in the region where the hollow 18 is formed is destroyed, or the silicon substrate 10 in the region where the hollow 18 is formed bends to make normal image display impossible.
- the thickness of the silicon substrate 10 below the region where the hollow 18 is formed when viewed from the glass substrate 30, i.e., below the imaging pixel portion is made larger than that of the silicon substrate 10 below the non-hollow region on which the glass substrate 30 is adhered by the adhesive 20. Since this prevents easy cracking and bent of the silicon substrate 10 below the region where the hollow 18 is formed, a highly reliable camera module can be formed.
- the pad opening is formed through the base layer 14, acrylic resin 19, and overcoat 16 on the element surface electrode 27.
- FIG. 3 is a process flowchart showing the camera module manufacturing method of the first embodiment .
- step Sl solid-state imaging devices are formed on a silicon semiconductor substrate (wafer) 10 (step Sl). That is, imaging elements 12 each including a photodiode and transistor are formed on the silicon substrate 10. In addition, an internal electrode 26, an interlayer dielectric film 13, an element surface electrode 27, color filters 15, and microlenses 17 are formed on the silicon substrate 10. Subsequently, a die sort test is conducted on each chip including the imaging elements 12, thereby checking whether the chip normally operates (step S2) . In the die sort test, the needle of a tester touches the element surface electrode 27.
- an adhesive 20 is formed on the first main surface (element formation surface) of the silicon substrate 10 by spin coating or lamination.
- the adhesive 20 has a function of allowing patterning by lithography and a function of holding the patterned shape, in addition to an adhering function.
- the adhesive 20 formed on the silicon substrate 10 is patterned by lithography such that the imaging elements 12 are exposed, i.e., the adhesive 20 is not formed on the imaging elements 12 (step S3) .
- the silicon substrate 10 having the adhesive 20 is adhered to a glass substrate 30 (step S4) .
- the silicon substrate 10 is then thinned by scraping the second main surface by back grinding or the like (step S5) . Streaks remain on the back-ground silicon surface, and the surface roughness reaches a few ⁇ m to 10 ⁇ m. If the process directly advances to lithography and RIE in the subsequent steps, a lithography error or RIE error may occur. Therefore, the second main surface is desirably planarized by, e.g., chemical mechanical polish (CMP) or wet etching.
- CMP chemical mechanical polish
- the variation in thickness of the silicon substrate 10 must fall within the range of average value ⁇ 5 ⁇ m. If the thickness of the silicon substrate varies in the plane, insufficient etching occurs in a portion where silicon is thick and a scoop called notching is formed on the bottom of a portion where silicon is thin in the next RIE step. Then, a photosensitive resin is applied and patterned to leave a resin mask pattern on only the second main surface of the silicon substrate 10 immediately below a hollow 18 (step S6) . Subsequently, the second main surface of the silicon substrate 10, which is not protected by the resin mask pattern is etched. That is, the second main surface of the silicon substrate 10 immediately below the adhesive 20 is etched (step S7) .
- the second main surface of the silicon substrate 10 immediately below the adhesive 20 is etched to make the thickness of the silicon substrate 10 immediately below the adhesive 20 smaller than that of the silicon substrate 10 immediately below the hollow 18.
- the etched region includes a region where a through hole is formed in a later step. After that, the resist mask pattern is removed (step S8).
- the second main surface of the silicon substrate 10 is coated with a resist, and a hole is formed by lithography in a position opposite to a pad opening in the first main surface of the silicon substrate 10 (step S9) .
- a means such as a double-side aligner or double-side stepper may be used in order to align the opening in the second main surface with an alignment mark (not shown) on the first main surface.
- a though hole is formed by using the patterned resist as a mask (step SlO) .
- step SlO First, only silicon of the silicon substrate 10 is etched by RIE.
- a silicon device process of forming the imaging elements 12 and transistors normally advances in the order of well formation, shallow trench isolation (STI) formation, source/drain formation, gate/electrode formation, and interconnection formation.
- STI shallow trench isolation
- the CMP rules inhibit the formation of neither a silicon hill exceeding a certain size nor a shallow trench exceeding a certain size. If a large-size silicon hill exists during CMP, a CMP residue may be produced on the hill. If a large-size shallow trench exists, over-polishing may occur in the trench. In either case, misalignment may occur in the subsequent lithography step, or disconnection of metal interconnections in an upper layer may occur. Therefore, a dummy STI is normally formed in a portion of the silicon substrate where a giant pattern such as an electrode pad is to be formed, thereby preventing violation of the CMP rules.
- the shape of the through hole formed in the silicon substrate by RIE is desirably a tapered shape that gradually narrows from the opening in the second main surface toward the interior. If an inverse taper is formed by notching or bowing, an error may occur in the formation of an insulating film by chemical vapor deposition (CVD) or in the formation of a metal seed layer by sputtering.
- CVD chemical vapor deposition
- a layer of the interlayer dielectric film 13, which is in direct contact with the silicon substrate 10, or the gate insulating film formed on the silicon substrate serves as a stopper in RIE of silicon.
- the resist is removed by ashing and wet cleaning (step SIl) .
- the RIE residue is preferably removed by performing HF-based wet cleaning after silicon RIE or resist removal.
- an insulating film 22 made of SiC>2, SiON, or SiN is formed on the entire second main surface by CVD or the like (step S12) .
- a resist is applied again, a hole is formed in only the bottom of the through hole in the silicon substrate (step S13) , and RIE of the insulating film 22 is performed by using the resist as a mask (step S14) .
- RIE of the insulating film 22 the preformed CVD insulating film and all the insulating films formed between the silicon substrate 10 and internal electrode 26 by the silicon device process are etched.
- the internal electrode 26 functions as a stopper during RIE of the insulating films.
- the resist is removed by ashing and wet cleaning (step S15).
- the surface of the internal electrode 26 is desirably slightly etched by alkali-based wet etching because the surface may be oxidized by about a few nm to a few ten nm.
- a metal seed layer is formed on the insulating film 22 and internal electrode 26 by sputtering (step S16) .
- the oxide layer on the surface of the internal electrode 26 is preferably removed first by reverse sputtering.
- a metal seed such as Ti or Cu is sputtered.
- the time between RIE of the insulating film 22 and metal seed sputtering is desirably 3 hrs or less, and 24 hrs or less at longest.
- a resist is applied for electrode patterning on the second main surface, and patterned by lithography so as to be left behind in only a portion where no electrode is to be formed (step S17).
- the metal seed layer is plated by electroplating or the like, and a through-hole electrode and interconnections are formed (step S18). After that, the resist is removed by wet etching or the like (step S19) . Subsequently, the metal seed is etched by, e.g., wet cleaning, thereby exposing the insulating film 22 in regions except for the through-hole electrode and interconnections (step S20). Note that it is also possible to first perform non-masking electroplating, and then form the through-hole electrode and interconnections by lithography and etching. If this method is used, however, the amount of plating solution to be used increases, and this makes the process expensive .
- a solder resist 24 is formed on the entire second main surface by, e.g., spin coating.
- a hole is formed in the solder resist 24 by lithography in only a region on which a solder ball 60 is to be mounted (step S21) .
- conduction check is performed (step S22), and the solder ball 60 is mounted on a conductor layer 23 in the hole of the solder resist 24 (step S23) .
- FIG. 4 is an enlarged sectional view of portions of a silicon semiconductor substrate and glass substrate in the camera module of the second embodiment .
- a resin mask pattern 31 for reinforcement is formed on the second main surface of a silicon substrate 10 below a hollow 18 in a direction perpendicular to the surface of the silicon substrate 10. This further increases the strength of the silicon substrate 10 below the hollow 18 compared to the first embodiment, and makes it possible to prevent the problem that the silicon substrate 10 below the hollow 18 is destroyed, or the silicon substrate in this region bends to make normal image display impossible. The rest of the arrangement and the effects are the same as those of the first embodiment.
- the resin mask pattern 31 is the mask used to etch the second main surface of the silicon substrate 10 in the region (below the adhesive 20) except for the portion below the hollow 18 in the manufacturing method of the first embodiment, so the resin mask pattern 31 can be formed by leaving this mask behind without removing it. Accordingly, a manufacturing method of the second embodiment requires no additional process, and can eliminate the step (step S8) of removing the resin mask pattern 31.
- FIG. 5 is a process flowchart showing the camera module manufacturing method of the second embodiment .
- the manufacturing method of the second embodiment is obtained by deleting step S8 from the process flowchart of the first embodiment shown in FIG. 3, and the rest of the process flowchart is the same as that of the first embodiment.
- the resin mask pattern is left behind on only the second main surface of the silicon substrate 10 immediately below the hollow 18 (step S6) , and the second main surface of the silicon substrate 10, which is not protected by the resin mask pattern is etched (step S7). In the first embodiment, the resin mask pattern is removed after that (step S8) . In the second embodiment, however, the resin mask pattern is not removed but left behind, and used as the resin mask pattern 31 for reinforcement.
- a camera module of the third embodiment of the present invention will be explained below.
- the same reference numbers as in the arrangement of the above- mentioned first embodiment denote the same parts, and a repetitive explanation will be omitted.
- FIG. 6 is an enlarged sectional view of portions of a silicon semiconductor substrate and glass substrate in the camera module of the third embodiment.
- a corner is formed between the second main surface of the silicon substrate 10 below the hollow 18 and that of the silicon substrate 10 below the adhesive 20 (in the region except for the hollow 18) .
- This may cause the inconvenience that the stress concentrates to this corner, or an interconnection or the like formed on the corner breaks.
- the third embodiment prevents these inconveniences by removing the corner.
- a curved shape is formed between the second main surface of the silicon substrate 10 below the hollow 18 and that of the silicon substrate 10 below the adhesive 20. The rest of the arrangement and the effects are the same as those of the first embodiment.
- FIG. 7 is a process flowchart showing the camera module manufacturing method of the third embodiment .
- etching performed by RIE in step S7 is changed to wet etching in the process flowchart of the first embodiment shown in FIG. 3.
- the rest of the process flowchart is the same as that of the first embodiment .
- the difference of the process flowchart will be described in detail below.
- the second main surface of the silicon substrate 10, which is not protected by a resin mask pattern is etched by isotropic etching performed by wet etching, instead of anisotropic etching performed by RIE, thereby preventing the formation of a corner.
- the thickness of the silicon substrate 10 immediately below the adhesive 20 is made smaller than that of the silicon substrate 10 immediately below the hollow 18 by CMP or wet etching in the process flowchart shown in FIG. 8.
- CMP or wet etching in the process flowchart shown in FIG. 8.
- FIG. 9 is a sectional view of a conventional camera module.
- an adhesive 20 is formed on the first main surface except for the imaging pixel portion, and a multilayered film containing a metal and insulating film and resin materials containing a color filter agent and microlens agent on a dicing line 32 are removed by RIE. Consequently, a step of a few ⁇ m is formed on the dicing line portion, and the adhesion of the adhesive 20 decreases to cause peeling.
- the multilayered film and the resin materials containing the color filter agent and microlens agent on the dicing line 32 are not removed as shown in FIG. 10, thereby preventing the formation of the step on the dicing line 32.
- peeling hardly occurs because the adhesion of the adhesive 20 increases, so a highly reliable camera module can be formed.
- FIG. 11 shows the section of a dicing line structure of a conventional camera module having no through-hole electrode.
- FIG. 12 shows the section of a dicing line structure of a camera module having no through-hole electrode according to an embodiment. The structure and effect of the dicing line portion in the embodiment shown in FIG. 12 are the same as those described above.
- the thickness of the semiconductor substrate below the hollow when viewed from the light-transmitting substrate is made larger than that of the semiconductor substrate below the adhesive. Therefore, even when the hollow is formed on the imaging elements and the semiconductor substrate is formed thin in order to decrease the substrate thickness, it is possible to reduce the inconvenience that the semiconductor substrate is broken or bent in the region where the hollow is formed.
- the embodiment of the present invention can provide a semiconductor package which, even when a hollow is formed on imaging elements and a semiconductor substrate is thinned, can reduce the inconvenience that the semiconductor substrate is broken or bent in the region where the hollow is formed, and can provide a camera module using the semiconductor package.
- the embodiments described above can be practiced not only singly but also in the form of an appropriate combination.
- the above- mentioned embodiments include inventions in various stages. Therefore, the inventions in various stages can also be extracted by appropriately combining a plurality of constituent elements disclosed in the embodiments .
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Power Engineering (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Electromagnetism (AREA)
- Multimedia (AREA)
- Signal Processing (AREA)
- Solid State Image Pick-Up Elements (AREA)
- Transforming Light Signals Into Electric Signals (AREA)
Abstract
A semiconductor package includes a solid-state imaging element, electrode pad, through-hole electrode, and light-transmitting substrate. The solid-state imaging element is formed on the first main surface of a semiconductor substrate. The electrode pad is formed on the first main surface of the semiconductor substrate. The through-hole electrode is formed to extend through the semiconductor substrate between the first main surface and a second main surface opposite to the electrode pad formed on the first main surface. The light-transmitting substrate is placed on a patterned adhesive to form a hollow on the solid-state imaging element. The thickness of the semiconductor substrate below the hollow when viewed from the light-transmitting substrate is larger than that of the semiconductor substrate below the adhesive.
Description
D E S C R I P T I O N
SEMICONDUCTOR PACKAGE AND CAMERA MODULE
Technical Field
The present invention relates to a semiconductor package using a solid-state imaging element, and a camera module using the semiconductor package.
Background Art Recently, video cameras and digital cameras are in widespread use, and charge coupled device (CCD) type and amplification type solid-state imaging elements are used in these cameras. In particular, with the spread of portable electronic apparatuses such as cell phones, PDAs, and notebook computers, demands for decreasing the size, weight, thickness and, cost of a camera module are increasing.
An amplification type solid-state imaging element (CMOS image sensor) used as, e.g., an imaging element in a conventional compact camera module has an imaging pixel portion in which a plurality of pixels are two- dimensionally arranged in one semiconductor chip, and a peripheral circuit portion formed outside the imaging pixel portion. The amplification type solid-state imaging element has various MOS transistors for, e.g., transfer and amplification in each pixel of the imaging pixel portion. A photodiode generates signal charge by
photoelectrically converting light having entered each pixel, and the transfer transistor and amplification transistor convert the signal charge into an electrical signal and amplify the signal. The signal of the pixel is then output to the peripheral circuit portion through a signal line.
A color filter for acquiring a color image is formed on the photodiode, and a microlens for efficiently concentrating light is formed on the color filter. The imaging element chip having the above arrangement is directly mounted (by COB: chip on board) on a printed circuit board made of a resin or ceramic. An electrode is connected by wire bonding, and a passive element is mounted on the surface (by SMT: surface mount technology) . A lens holder including a cover lens is placed on the printed circuit board and adhered to it, thereby forming a camera module.
In this method, the mounting area is larger than the area of the imaging element, and this makes it impossible to unlimitedly increase the density
(decrease the size, weight, and thickness) . It is also difficult to reduce the cost because the number of constituent parts is large and the mounting process is complicated. Furthermore, it is necessary in the manufacturing process to thin the semiconductor substrate by grinding the back surface by using a grinder and divide the substrate by dicing while the
light-receiving surface is exposed. This poses the problem that dust particles stick to the light- receiving surface and decrease the yield.
Recently, as a method of solving these problems, a package in which a light-transmitting member is adhered on the light-receiving surface and an electrode is extracted from the surface opposite to the light- receiving surface of a silicon substrate has been proposed (e.g., Jpn. Pat. Appln. KOKAI Publication No. 2007-134735) .
In these compact camera modules, when extracting an electrode extending through a semiconductor substrate from an electrode on the first main surface on which the photodiode and transistor are formed to the second main surface as the back surface of the semiconductor substrate, the thickness of the semiconductor substrate must be decreased to, e.g., about 100 μm in order to increase the manufacturing throughput . In addition, to efficiently concentrate light to the photodiode, the microlens must be covered with a member having a refractive index lower than that of the formed microlens material. Therefore, a hollow structure in which the space above the microlens is filled with a gas (atmospheric-pressure or low-pressure ambient) having the lowest refractive index is often used. A transparent member is placed above the
microlens with the hollow being interposed between them. This transparent member is spaced apart from the microlens by a patterned adhesive.
Unfortunately, when the hollow is formed on the imaging element including the photodiode and the semiconductor substrate is thinned, the semiconductor substrate decreases its strength and breaks in the region where the hollow is formed. Even when the semiconductor substrate does not break, it bends in the region where the hollow is formed, and this makes normal image display impossible.
Disclosure of Invention
According to a first aspect of the present invention, there is provided a first semiconductor package comprising: a solid-state imaging element formed on a first main surface of a semiconductor substrate; an electrode pad formed on the first main surface of the semiconductor substrate; a through-hole electrode formed to extend through the semiconductor substrate between the first main surface and a second main surface opposite to the electrode pad formed on the first main surface; and a light-transmitting substrate placed on a patterned adhesive to form a hollow on the solid-state imaging element. A thickness of the semiconductor substrate below the hollow when viewed from the light-transmitting substrate is larger than that of the semiconductor substrate below the
adhesive.
According to a second aspect of the present invention, there is provided a second semiconductor package comprising: a solid-state imaging element formed on a first main surface of a semiconductor substrate; an electrode pad formed on the first main surface of the semiconductor substrate; a through-hole electrode formed to extend through the semiconductor substrate between the first main surface and a second main surface opposite to the electrode pad formed on the first main surface; and a light-transmitting substrate placed on a patterned adhesive to form a hollow on the solid-state imaging element. The second main surface of the semiconductor substrate below the adhesive when viewed from the light-transmitting substrate is recessed more than that of the semiconductor substrate below the hollow.
According to a third aspect of the present invention, there is provided a camera module comprising: one of the first and second semiconductor packages; an infrared cut filter formed on the light- transmitting substrate of the semiconductor package; and an imaging lens formed on the infrared cut filter. Brief Description of Drawings FIG. 1 is a sectional view showing the arrangement of a camera module of a first embodiment of the present invention;
FIG. 2 is an enlarged sectional view of portions of a silicon semiconductor substrate and glass substrate in the camera module of the first embodiment;
FIG. 3 is a process flowchart showing a method of manufacturing the camera module of the first embodiment ;
FIG. 4 is an enlarged sectional view of portions of a silicon semiconductor substrate and glass substrate in a camera module of a second embodiment of the present invention;
FIG. 5 is a process flowchart showing a method of manufacturing the camera module of the second embodiment;
FIG. 6 is an enlarged sectional view of portions of a silicon semiconductor substrate and glass substrate in a camera module of a third embodiment of the present invention;
FIG. 7 is a process flowchart showing a method of manufacturing the camera module of the third embodiment;
FIG. 8 is a process flowchart showing another method of manufacturing the camera module of the third embodiment ;
FIG. 9 is a sectional view showing a dicing line structure in a conventional camera module;
FIG. 10 is a sectional view showing a dicing line structure in the camera module of the embodiment of the
present invention;
FIG. 11 is a sectional view showing a dicing line structure in another conventional camera module; and
FIG. 12 is a sectional view showing a dicing line structure in another camera module of the embodiment of the present invention.
Best Mode for Carrying Out the Invention Embodiments of the present invention will be explained below with reference to the accompanying drawings. In the following explanation, the same reference numbers denote the same parts throughout the drawings .
[First Embodiment]
First, a camera module of the first embodiment of the present invention will be explained below.
FIG. 1 is a sectional view showing the arrangement of the camera module of the first embodiment. Imaging elements (not shown) are formed on the first main surface of a silicon semiconductor substrate (imaging element chip) 10. A light-transmitting substrate
(transparent substrate), e.g., a glass substrate 30 is formed on an adhesive 20 on that region of the first main surface of the silicon semiconductor substrate 10, in which the imaging elements are not formed. An IR (InfraRed) cut filter 42 is formed on an adhesive 41 on the glass substrate 30, and a lens holder 50 including an imaging lens 40 covers the IR cut filter 42 with an
adhesive 43 being interposed between them. The camera module is formed by adhering these components. Also, external terminals, e.g., solder balls 60 are formed on the second main surface of the silicon semiconductor substrate 10. A light-shielding electromagnetic shield 44 is formed around the semiconductor substrate 10 and glass substrate 30, and adhered to the lens holder 50 by an adhesive 45. After that, for example, the silicon semiconductor substrate 10 is directly mounted (by COB: chip on board) on a printed circuit board 70 made of a resin or ceramic with the solder balls 60 being interposed between them.
The sectional structure of the silicon semiconductor substrate 10 and glass substrate 30 shown in FIG. 1 will be explained in detail below.
FIG. 2 is an enlarged sectional view of portions of the silicon semiconductor substrate 10 and glass substrate 30 in the camera module. The camera module has an imaging pixel portion in which a plurality of imaging elements 12 are two-dimensionally arranged, and a peripheral circuit portion that is formed in a region except for this imaging pixel portion and processes signals output from the imaging pixel portion.
The imaging pixel portion of the camera module has the following arrangement. As shown in FIG. 2, shallow trench isolations (STIs) 11 as element isolation insulating layers and element regions divided by the
STIs 11 are arranged on the first main surface of the silicon semiconductor substrate 10. The imaging element 12 including a photodiode and transistor is formed in each element region. An interlayer dielectric film 13 is formed on the first main surface on which the imaging elements 12 are formed.
A base layer 14 is formed on the interlayer dielectric film 13. Color filters 15 are arranged on the base layer 14 so as to be opposed to the imaging elements 12. An overcoat 16 is formed on the color filters 15, and microlenses 17 are formed on the overcoat 16 so as to be opposed to the imaging elements 12 (color filters 15) . A hollow 18 is formed on the microlenses 17, and the glass substrate 30 is placed on the hollow 18.
The individual parts described above are made of, e.g., the following materials. The STIs 11 are made of SiC>2, and the interlayer dielectric film 13 is made of SiC>2 or SiN. The color filters 15 are made of an acrylic resin, and the microlenses 17 are made of a styrene-based resin.
In the peripheral circuit portion of the camera module, a through-hole electrode and electrode pads to be described below are formed. A through hole is formed in the silicon semiconductor substrate 10 from the second main surface opposite to the first main surface to the first main surface. An insulating film
22 is formed on the inner circumferential surface of the through hole and on the second main surface. A conductor layer 23 is formed on the insulating film 22. A protective film, e.g., a solder resist 24 is formed on the conductor layer 23. The solder resist 24 on the conductor layer 23 is partially open, and the solder ball 60 is formed on the exposed conductor layer 23. Note that the solder ball 60 is also formed on the second main surface of the silicon semiconductor substrate 10 below the imaging pixel portion.
The solder resist 24 is made of, e.g., a phenol- based resin, polyimide-based resin, or amine-based resin. The solder ball 60 is made of, e.g., Sn-Pb (eutectic) , 95Pb-Sn (high-lead, high-melting-point solder) , or Pb-free solder such as Sn-Ag, Sn-Cu, or Sn- Ag-Cu.
Also, the interlayer dielectric film 13 is formed on the first main surface of the silicon semiconductor substrate 10. The conductor layer 23 formed in the through hole reaches the first main surface, and an internal electrode (first electrode pad) 26 is formed on the conductor layer 23. The internal electrode 26 is electrically connected to the imaging element 12 or a peripheral circuit (not shown) formed in the peripheral circuit portion. Accordingly, a through- hole electrode formed in the through hole electrically connects the solder ball 60 and the imaging element 12
or peripheral circuit.
An element surface electrode (second electrode pad) 27 is formed on the internal electrode 26 with the interlayer dielectric film 13 being interposed between them. In the interlayer dielectric film 13 between the internal electrode 26 and element surface electrode 27, a contact plug (not shown) for electrically connecting these electrodes is formed. The element surface electrode 27 is used to apply a voltage or read out a signal via the contact plug and internal electrode 26. Especially when conducting a die sort test, a needle is brought into contact with the element surface electrode 27.
The base layer 14 is formed on the element surface electrode 27. An acrylic resin 19 is formed on the base layer 14, and the overcoat 16 is formed on the acrylic resin 19. A pad opening is formed through the base layer 14, acrylic resin 19, and overcoat 16 formed on the element surface electrode 27. The glass substrate 30 is formed on an adhesive 20 on the overcoat 16 and element surface electrode 27. Note that the adhesive 20 is patterned and is not formed on the imaging elements 12 (microlenses 17), i.e., on the imaging pixel portion. As described previously, the hollow 18 is formed on the imaging pixel portion, and the glass substrate 30 is placed on the hollow 18.
The thickness of the silicon semiconductor substrate 10 below the hollow 18 when viewed from the glass substrate 30 is made larger than that of the silicon semiconductor substrate 10 below the adhesive 20. For example, letting tl be the thickness of the silicon substrate 10 below the adhesive 20 and t2 be that of the silicon substrate 10 below the hollow 18, tl < t2 holds. The thickness t2 is desirably larger by 1.5 μm or more than the thickness tl. In other words, the second main surface of the silicon substrate 10 below the adhesive 20 when viewed from the glass substrate 30 is recessed more than that of the silicon substrate 10 below the hollow 18.
In the first embodiment having the above-mentioned structure, the thickness of the silicon substrate 10 is small in at least the periphery of the through hole (through-hole electrode) below the adhesive 20 when viewed from the glass substrate 30. This facilitates processing of the through hole, and increases the efficiency of the manufacture of the camera module.
Also, since the silicon substrate 10 in a region except for the periphery of the through hole is thicker than that in the periphery of the through hole, the strength of the silicon substrate 10 is high. This makes it possible to prevent the problem that the silicon substrate 10 in the region where the hollow 18 is formed is destroyed, or the silicon substrate 10 in the
region where the hollow 18 is formed bends to make normal image display impossible.
In other words, the thickness of the silicon substrate 10 below the region where the hollow 18 is formed when viewed from the glass substrate 30, i.e., below the imaging pixel portion is made larger than that of the silicon substrate 10 below the non-hollow region on which the glass substrate 30 is adhered by the adhesive 20. Since this prevents easy cracking and bent of the silicon substrate 10 below the region where the hollow 18 is formed, a highly reliable camera module can be formed.
Note that in this embodiment, the pad opening is formed through the base layer 14, acrylic resin 19, and overcoat 16 on the element surface electrode 27.
However, it is also possible to use a structure in which no pad opening is formed through these films.
A method of manufacturing the camera module of the first embodiment of the present invention will be explained below. FIG. 3 is a process flowchart showing the camera module manufacturing method of the first embodiment .
First, solid-state imaging devices are formed on a silicon semiconductor substrate (wafer) 10 (step Sl). That is, imaging elements 12 each including a photodiode and transistor are formed on the silicon substrate 10. In addition, an internal electrode 26,
an interlayer dielectric film 13, an element surface electrode 27, color filters 15, and microlenses 17 are formed on the silicon substrate 10. Subsequently, a die sort test is conducted on each chip including the imaging elements 12, thereby checking whether the chip normally operates (step S2) . In the die sort test, the needle of a tester touches the element surface electrode 27.
Then, an adhesive 20 is formed on the first main surface (element formation surface) of the silicon substrate 10 by spin coating or lamination. The adhesive 20 has a function of allowing patterning by lithography and a function of holding the patterned shape, in addition to an adhering function. The adhesive 20 formed on the silicon substrate 10 is patterned by lithography such that the imaging elements 12 are exposed, i.e., the adhesive 20 is not formed on the imaging elements 12 (step S3) . After that, the silicon substrate 10 having the adhesive 20 is adhered to a glass substrate 30 (step S4) .
The silicon substrate 10 is then thinned by scraping the second main surface by back grinding or the like (step S5) . Streaks remain on the back-ground silicon surface, and the surface roughness reaches a few μm to 10 μm. If the process directly advances to lithography and RIE in the subsequent steps, a lithography error or RIE error may occur. Therefore,
the second main surface is desirably planarized by, e.g., chemical mechanical polish (CMP) or wet etching.
Also, the variation in thickness of the silicon substrate 10 must fall within the range of average value ± 5 μm. If the thickness of the silicon substrate varies in the plane, insufficient etching occurs in a portion where silicon is thick and a scoop called notching is formed on the bottom of a portion where silicon is thin in the next RIE step. Then, a photosensitive resin is applied and patterned to leave a resin mask pattern on only the second main surface of the silicon substrate 10 immediately below a hollow 18 (step S6) . Subsequently, the second main surface of the silicon substrate 10, which is not protected by the resin mask pattern is etched. That is, the second main surface of the silicon substrate 10 immediately below the adhesive 20 is etched (step S7) . By this etching, the second main surface of the silicon substrate 10 immediately below the adhesive 20 is etched to make the thickness of the silicon substrate 10 immediately below the adhesive 20 smaller than that of the silicon substrate 10 immediately below the hollow 18. The etched region includes a region where a through hole is formed in a later step. After that, the resist mask pattern is removed (step S8).
Then, the second main surface of the silicon
substrate 10 is coated with a resist, and a hole is formed by lithography in a position opposite to a pad opening in the first main surface of the silicon substrate 10 (step S9) . In this step, a means such as a double-side aligner or double-side stepper may be used in order to align the opening in the second main surface with an alignment mark (not shown) on the first main surface. Subsequently, a though hole is formed by using the patterned resist as a mask (step SlO) . First, only silicon of the silicon substrate 10 is etched by RIE. A silicon device process of forming the imaging elements 12 and transistors normally advances in the order of well formation, shallow trench isolation (STI) formation, source/drain formation, gate/electrode formation, and interconnection formation. In STI formation, the CMP rules inhibit the formation of neither a silicon hill exceeding a certain size nor a shallow trench exceeding a certain size. If a large-size silicon hill exists during CMP, a CMP residue may be produced on the hill. If a large-size shallow trench exists, over-polishing may occur in the trench. In either case, misalignment may occur in the subsequent lithography step, or disconnection of metal interconnections in an upper layer may occur. Therefore, a dummy STI is normally formed in a portion of the silicon substrate where a giant pattern such as an electrode pad is to be formed, thereby preventing
violation of the CMP rules.
When forming a through-hole electrode, however, it is important to form no STI below an electrode pad even against the CMP rules. This is so because the type of gas of RIE of silicon differs from that of gas of RIE of an insulating film. That is, if an insulating film pattern exists in silicon during RIE of silicon, an etching error may occur in this portion to form a frog- like etching residue. If a CMP residue is inevitably produced below an electrode pad during CMP of the STI, it is necessary to form a hole by lithography in the portion where the residue is produced, and perform CMP after the material is partially etched by wet etching or the like, thereby eliminating the CMP residue. Also, the shape of the through hole formed in the silicon substrate by RIE is desirably a tapered shape that gradually narrows from the opening in the second main surface toward the interior. If an inverse taper is formed by notching or bowing, an error may occur in the formation of an insulating film by chemical vapor deposition (CVD) or in the formation of a metal seed layer by sputtering.
A layer of the interlayer dielectric film 13, which is in direct contact with the silicon substrate 10, or the gate insulating film formed on the silicon substrate serves as a stopper in RIE of silicon. Subsequently, the resist is removed by ashing and wet
cleaning (step SIl) . Note that the RIE residue is preferably removed by performing HF-based wet cleaning after silicon RIE or resist removal.
Then, an insulating film 22 made of SiC>2, SiON, or SiN is formed on the entire second main surface by CVD or the like (step S12) .
A resist is applied again, a hole is formed in only the bottom of the through hole in the silicon substrate (step S13) , and RIE of the insulating film 22 is performed by using the resist as a mask (step S14) . In this RIE of the insulating film 22, the preformed CVD insulating film and all the insulating films formed between the silicon substrate 10 and internal electrode 26 by the silicon device process are etched. In this step, the internal electrode 26 functions as a stopper during RIE of the insulating films.
Subsequently, the resist is removed by ashing and wet cleaning (step S15). Note that the surface of the internal electrode 26 is desirably slightly etched by alkali-based wet etching because the surface may be oxidized by about a few nm to a few ten nm.
A metal seed layer is formed on the insulating film 22 and internal electrode 26 by sputtering (step S16) . In this sputtering process, the oxide layer on the surface of the internal electrode 26 is preferably removed first by reverse sputtering. Subsequently, a metal seed such as Ti or Cu is sputtered. Note that to
prevent corrosion on the surface of the internal electrode 26, the time between RIE of the insulating film 22 and metal seed sputtering is desirably 3 hrs or less, and 24 hrs or less at longest. Then, a resist is applied for electrode patterning on the second main surface, and patterned by lithography so as to be left behind in only a portion where no electrode is to be formed (step S17). The metal seed layer is plated by electroplating or the like, and a through-hole electrode and interconnections are formed (step S18). After that, the resist is removed by wet etching or the like (step S19) . Subsequently, the metal seed is etched by, e.g., wet cleaning, thereby exposing the insulating film 22 in regions except for the through-hole electrode and interconnections (step S20). Note that it is also possible to first perform non-masking electroplating, and then form the through-hole electrode and interconnections by lithography and etching. If this method is used, however, the amount of plating solution to be used increases, and this makes the process expensive .
Then, a solder resist 24 is formed on the entire second main surface by, e.g., spin coating. A hole is formed in the solder resist 24 by lithography in only a region on which a solder ball 60 is to be mounted (step S21) . After that, conduction check is performed (step
S22), and the solder ball 60 is mounted on a conductor layer 23 in the hole of the solder resist 24 (step S23) .
Finally, the silicon substrate 10 is divided by dicing (step S24), and pickup (step S25) , lens mounting (step S26) , and image check (lens adjustment) (step S27) are performed. After that, the manufacture of the camera module is completed by packing it up (step S28). [Second Embodiment] Next, a camera module of the second embodiment of the present invention will be explained. The same reference numbers as in the arrangement of the above- mentioned first embodiment denote the same parts, and a repetitive explanation will be omitted. FIG. 4 is an enlarged sectional view of portions of a silicon semiconductor substrate and glass substrate in the camera module of the second embodiment .
A resin mask pattern 31 for reinforcement is formed on the second main surface of a silicon substrate 10 below a hollow 18 in a direction perpendicular to the surface of the silicon substrate 10. This further increases the strength of the silicon substrate 10 below the hollow 18 compared to the first embodiment, and makes it possible to prevent the problem that the silicon substrate 10 below the hollow 18 is destroyed, or the silicon substrate in this
region bends to make normal image display impossible. The rest of the arrangement and the effects are the same as those of the first embodiment.
Note that the resin mask pattern 31 is the mask used to etch the second main surface of the silicon substrate 10 in the region (below the adhesive 20) except for the portion below the hollow 18 in the manufacturing method of the first embodiment, so the resin mask pattern 31 can be formed by leaving this mask behind without removing it. Accordingly, a manufacturing method of the second embodiment requires no additional process, and can eliminate the step (step S8) of removing the resin mask pattern 31.
A method of manufacturing the camera module of the second embodiment of the present invention will be explained below. FIG. 5 is a process flowchart showing the camera module manufacturing method of the second embodiment .
The manufacturing method of the second embodiment is obtained by deleting step S8 from the process flowchart of the first embodiment shown in FIG. 3, and the rest of the process flowchart is the same as that of the first embodiment.
The difference of the process flowchart will be described in detail below. The resin mask pattern is left behind on only the second main surface of the silicon substrate 10 immediately below the hollow 18
(step S6) , and the second main surface of the silicon substrate 10, which is not protected by the resin mask pattern is etched (step S7). In the first embodiment, the resin mask pattern is removed after that (step S8) . In the second embodiment, however, the resin mask pattern is not removed but left behind, and used as the resin mask pattern 31 for reinforcement. [Third Embodiment]
A camera module of the third embodiment of the present invention will be explained below. The same reference numbers as in the arrangement of the above- mentioned first embodiment denote the same parts, and a repetitive explanation will be omitted.
FIG. 6 is an enlarged sectional view of portions of a silicon semiconductor substrate and glass substrate in the camera module of the third embodiment. In the first embodiment shown in FIG. 2, a corner is formed between the second main surface of the silicon substrate 10 below the hollow 18 and that of the silicon substrate 10 below the adhesive 20 (in the region except for the hollow 18) . This may cause the inconvenience that the stress concentrates to this corner, or an interconnection or the like formed on the corner breaks. The third embodiment prevents these inconveniences by removing the corner. In other words, a curved shape is formed between the second main surface of the silicon substrate 10 below the hollow 18
and that of the silicon substrate 10 below the adhesive 20. The rest of the arrangement and the effects are the same as those of the first embodiment.
A method of manufacturing the camera module of the third embodiment of the present invention will be explained below. FIG. 7 is a process flowchart showing the camera module manufacturing method of the third embodiment .
In the manufacturing method of the third embodiment, etching performed by RIE in step S7 is changed to wet etching in the process flowchart of the first embodiment shown in FIG. 3. The rest of the process flowchart is the same as that of the first embodiment . The difference of the process flowchart will be described in detail below. The second main surface of the silicon substrate 10, which is not protected by a resin mask pattern is etched by isotropic etching performed by wet etching, instead of anisotropic etching performed by RIE, thereby preventing the formation of a corner.
It is also possible to manufacture the camera module of the third embodiment by using a process flowchart shown in FIG. 8. Instead of resin mask pattern formation (step S6) , silicon substrate etching (step S7), and resin mask pattern removal (step S8) shown in FIG. 3, the thickness of the silicon substrate
10 immediately below the adhesive 20 is made smaller than that of the silicon substrate 10 immediately below the hollow 18 by CMP or wet etching in the process flowchart shown in FIG. 8. The structure of a dicing line portion for dividing a wafer, which is used in the aforesaid embodiments in order to form highly reliable camera modules, will be explained below.
FIG. 9 is a sectional view of a conventional camera module. When forming a hollow 18 on an imaging pixel portion of a silicon substrate 10, an adhesive 20 is formed on the first main surface except for the imaging pixel portion, and a multilayered film containing a metal and insulating film and resin materials containing a color filter agent and microlens agent on a dicing line 32 are removed by RIE. Consequently, a step of a few μm is formed on the dicing line portion, and the adhesion of the adhesive 20 decreases to cause peeling. In the embodiments of the present invention, therefore, in step Sl of the process flowcharts shown in FIGS. 3, 5, 7, and 8, the multilayered film and the resin materials containing the color filter agent and microlens agent on the dicing line 32 are not removed as shown in FIG. 10, thereby preventing the formation of the step on the dicing line 32. When forming the adhesive 20 on the dicing line 32, therefore, peeling
hardly occurs because the adhesion of the adhesive 20 increases, so a highly reliable camera module can be formed.
FIG. 11 shows the section of a dicing line structure of a conventional camera module having no through-hole electrode. FIG. 12 shows the section of a dicing line structure of a camera module having no through-hole electrode according to an embodiment. The structure and effect of the dicing line portion in the embodiment shown in FIG. 12 are the same as those described above.
In the embodiment of the present invention as has been explained above, the thickness of the semiconductor substrate below the hollow when viewed from the light-transmitting substrate is made larger than that of the semiconductor substrate below the adhesive. Therefore, even when the hollow is formed on the imaging elements and the semiconductor substrate is formed thin in order to decrease the substrate thickness, it is possible to reduce the inconvenience that the semiconductor substrate is broken or bent in the region where the hollow is formed.
The embodiment of the present invention can provide a semiconductor package which, even when a hollow is formed on imaging elements and a semiconductor substrate is thinned, can reduce the inconvenience that the semiconductor substrate is
broken or bent in the region where the hollow is formed, and can provide a camera module using the semiconductor package.
Also, the embodiments described above can be practiced not only singly but also in the form of an appropriate combination. In addition, the above- mentioned embodiments include inventions in various stages. Therefore, the inventions in various stages can also be extracted by appropriately combining a plurality of constituent elements disclosed in the embodiments .
Additional advantages and modifications will readily occur to those skilled in the art. Therefore, the invention in its broader aspects is not limited to the specific details and representative embodiments shown and described herein. Accordingly, various modifications may be made without departing from the spirit or scope of the general inventive concept as defined by the appended claims and their equivalents.
Claims
1. A semiconductor package comprising: a solid-state imaging element formed on a first main surface of a semiconductor substrate; an electrode pad formed on the first main surface of the semiconductor substrate; a through-hole electrode formed to extend through the semiconductor substrate between the first main surface and a second main surface opposite to the electrode pad formed on the first main surface; and a light-transmitting substrate placed on a patterned adhesive to form a hollow on the solid-state imaging element, wherein a thickness of the semiconductor substrate below the hollow when viewed from the light- transmitting substrate is larger than that of the semiconductor substrate below the adhesive.
2. The package according to claim 1, wherein the through-hole electrode is formed in the semiconductor substrate below the adhesive, and the thickness of the semiconductor substrate below the hollow is larger than that of the semiconductor substrate in a periphery of the through-hole electrode.
3. The package according to claim 1, wherein the through-hole electrode includes an insulating film formed on an inner surface of a through hole formed from the second main surface to the first main surface, and a conductive film formed on the insulating film.
4. The package according to claim 3, wherein the insulating film and the conductive film are formed on the second main surface, and an external terminal is formed on the conductive film on the second main surface .
5. The package according to claim 1, wherein a reinforcing resin member is formed on the second main surface of the semiconductor substrate below the hollow.
6. The package according to claim 1, wherein a curved shape is formed between the second main surface of the semiconductor substrate below the hollow and that of the semiconductor substrate below the adhesive.
7. The package according to claim 1, further comprising: a color filter formed opposite to the solid-state imaging element; and a microlens formed on the color filter to be opposed to the solid-state imaging element.
8. A semiconductor package comprising: a solid-state imaging element formed on a first main surface of a semiconductor substrate; an electrode pad formed on the first main surface of the semiconductor substrate; a through-hole electrode formed to extend through the semiconductor substrate between the first main surface and a second main surface opposite to the electrode pad formed on the first main surface; and a light-transmitting substrate placed on a patterned adhesive to form a hollow on the solid-state imaging element, wherein the second main surface of the semiconductor substrate below the adhesive when viewed from the light-transmitting substrate is recessed more than that of the semiconductor substrate below the hollow.
9. The package according to claim 8, wherein the through-hole electrode is formed in the semiconductor substrate below the adhesive, and the thickness of the semiconductor substrate below the hollow is larger than that of the semiconductor substrate in a periphery of the through-hole electrode.
10. The package according to claim 8, wherein the through-hole electrode includes an insulating film formed on an inner surface of a through hole formed from the second main surface to the first main surface, and a conductive film formed on the insulating film.
11. The package according to claim 10, wherein the insulating film and the conductive film are formed on the second main surface, and an external terminal is formed on the conductive film on the second main surface.
12. The package according to claim 8, wherein a reinforcing resin member is formed on the second main surface of the semiconductor substrate below the hollow.
13. The package according to claim 8, wherein a curved shape is formed between the second main surface of the semiconductor substrate below the hollow and that of the semiconductor substrate below the adhesive.
14. The package according to claim 8, further comprising: a color filter formed opposite to the solid-state imaging element; and a microlens formed on the color filter to be opposed to the solid-state imaging element.
15. A camera module comprising: a semiconductor package cited in claim 1; an infrared cut filter formed on the light- transmitting substrate of the semiconductor package; and an imaging lens formed on the infrared cut filter.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
EP08868575.5A EP2179445A4 (en) | 2007-12-27 | 2008-12-19 | Semiconductor package and camera module |
US12/511,099 US8228426B2 (en) | 2007-12-27 | 2009-07-29 | Semiconductor package and camera module |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2007338200A JP4799543B2 (en) | 2007-12-27 | 2007-12-27 | Semiconductor package and camera module |
JP2007-338200 | 2007-12-27 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US12/511,099 Continuation US8228426B2 (en) | 2007-12-27 | 2009-07-29 | Semiconductor package and camera module |
Publications (1)
Publication Number | Publication Date |
---|---|
WO2009084701A1 true WO2009084701A1 (en) | 2009-07-09 |
Family
ID=40824414
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/JP2008/073883 WO2009084701A1 (en) | 2007-12-27 | 2008-12-19 | Semiconductor package and camera module |
Country Status (6)
Country | Link |
---|---|
US (1) | US8228426B2 (en) |
EP (1) | EP2179445A4 (en) |
JP (1) | JP4799543B2 (en) |
KR (1) | KR101032182B1 (en) |
TW (1) | TWI387075B (en) |
WO (1) | WO2009084701A1 (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2948815A1 (en) * | 2009-07-31 | 2011-02-04 | E2V Semiconductors | CONNECTION PLATE STRUCTURE FOR ELECTRONIC COMPONENT |
EP2772939A1 (en) * | 2013-03-01 | 2014-09-03 | Ams Ag | Semiconductor device for detection of radiation and method of producing a semiconductor device for detection of radiation |
Families Citing this family (38)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4585561B2 (en) * | 2007-09-04 | 2010-11-24 | 株式会社東芝 | Manufacturing method of semiconductor device |
JP4762264B2 (en) * | 2008-04-01 | 2011-08-31 | 岩手東芝エレクトロニクス株式会社 | Camera module and camera module manufacturing method |
JP5356742B2 (en) | 2008-07-10 | 2013-12-04 | ラピスセミコンダクタ株式会社 | Semiconductor device, semiconductor device manufacturing method, and semiconductor package manufacturing method |
JP5150566B2 (en) * | 2009-06-22 | 2013-02-20 | 株式会社東芝 | Semiconductor device and camera module |
JP2011009645A (en) * | 2009-06-29 | 2011-01-13 | Toshiba Corp | Semiconductor device and method of manufacturing the same |
JP5356264B2 (en) * | 2010-01-18 | 2013-12-04 | シャープ株式会社 | Camera module, manufacturing method thereof, and electronic information device |
JP2011187754A (en) * | 2010-03-10 | 2011-09-22 | Toshiba Corp | Solid-state imaging device and method of manufacturing the same |
JP5017406B2 (en) * | 2010-03-24 | 2012-09-05 | 株式会社東芝 | The camera module |
JP2011205222A (en) | 2010-03-24 | 2011-10-13 | Toshiba Corp | Camera module |
JP5757749B2 (en) | 2010-05-19 | 2015-07-29 | 富士フイルム株式会社 | Polymerizable composition |
JP5352534B2 (en) * | 2010-05-31 | 2013-11-27 | パナソニック株式会社 | Semiconductor device and manufacturing method thereof |
US8536671B2 (en) * | 2010-06-07 | 2013-09-17 | Tsang-Yu Liu | Chip package |
US8598695B2 (en) | 2010-07-23 | 2013-12-03 | Tessera, Inc. | Active chip on carrier or laminated chip having microelectronic element embedded therein |
JP5544239B2 (en) | 2010-07-29 | 2014-07-09 | 富士フイルム株式会社 | Polymerizable composition |
JP2012044091A (en) * | 2010-08-23 | 2012-03-01 | Canon Inc | Imaging device, imaging module, and camera |
JP5709435B2 (en) * | 2010-08-23 | 2015-04-30 | キヤノン株式会社 | Imaging module and camera |
JP5682185B2 (en) * | 2010-09-07 | 2015-03-11 | ソニー株式会社 | Semiconductor package, semiconductor package manufacturing method, and optical module |
JP5221615B2 (en) * | 2010-09-21 | 2013-06-26 | 株式会社東芝 | Imaging device and manufacturing method thereof |
JP2012084609A (en) * | 2010-10-07 | 2012-04-26 | Sony Corp | Solid state image pickup device, manufacturing method for the device, and electronic apparatus |
JP5417364B2 (en) | 2011-03-08 | 2014-02-12 | 富士フイルム株式会社 | Curable composition for solid-state imaging device, photosensitive layer, permanent pattern, wafer level lens, solid-state imaging device, and pattern forming method using the same |
JP5958732B2 (en) * | 2011-03-11 | 2016-08-02 | ソニー株式会社 | Semiconductor device, manufacturing method, and electronic apparatus |
JP2012242587A (en) * | 2011-05-19 | 2012-12-10 | Toshiba Corp | Camera module and manufacturing method of camera module |
US8890191B2 (en) * | 2011-06-30 | 2014-11-18 | Chuan-Jin Shiu | Chip package and method for forming the same |
JP2013041878A (en) | 2011-08-11 | 2013-02-28 | Sony Corp | Imaging apparatus and camera module |
KR20150081315A (en) | 2012-11-30 | 2015-07-13 | 후지필름 가부시키가이샤 | Curable resin composition, and image-sensor-chip production method and image sensor chip using same |
CN104823083A (en) | 2012-11-30 | 2015-08-05 | 富士胶片株式会社 | Curable resin composition, and image-sensor-chip production method and image sensor chip using same |
CN105102560A (en) | 2012-12-28 | 2015-11-25 | 富士胶片株式会社 | Curable resin composition for forming infrared-reflecting film, infrared-reflecting film and manufacturing method therefor, infrared cut-off filter, and solid-state imaging element using same |
CN104884537A (en) | 2012-12-28 | 2015-09-02 | 富士胶片株式会社 | Curable resin composition, infrared cut-off filter, and solid-state imaging element using same |
US9142695B2 (en) | 2013-06-03 | 2015-09-22 | Optiz, Inc. | Sensor package with exposed sensor array and method of making same |
US20150189204A1 (en) * | 2013-12-27 | 2015-07-02 | Optiz, Inc. | Semiconductor Device On Cover Substrate And Method Of Making Same |
JP6300029B2 (en) | 2014-01-27 | 2018-03-28 | ソニー株式会社 | Image sensor, manufacturing apparatus, and manufacturing method |
JP6727948B2 (en) | 2015-07-24 | 2020-07-22 | ソニーセミコンダクタソリューションズ株式会社 | Imaging device and manufacturing method |
JP6662610B2 (en) * | 2015-11-12 | 2020-03-11 | 旭化成エレクトロニクス株式会社 | Optical sensor device |
US10466501B2 (en) * | 2016-05-26 | 2019-11-05 | Ams Sensors Singapore Pte. Ltd. | Optoelectronic modules including an optical system tilted with respect to a focal plane |
TWI826965B (en) * | 2016-06-03 | 2023-12-21 | 日商大日本印刷股份有限公司 | Through-electrode substrate, manufacturing method thereof, and mounting substrate |
US9996725B2 (en) | 2016-11-03 | 2018-06-12 | Optiz, Inc. | Under screen sensor assembly |
JP6963396B2 (en) * | 2017-02-28 | 2021-11-10 | キヤノン株式会社 | Manufacturing method of electronic parts |
KR20220021238A (en) | 2020-08-13 | 2022-02-22 | 삼성전자주식회사 | Semiconductor package and method thereof |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006100435A (en) * | 2004-09-28 | 2006-04-13 | Sharp Corp | Semiconductor device and manufacturing method thereof |
JP2007134725A (en) * | 2005-01-04 | 2007-05-31 | I Square Research Co Ltd | Solid-state imaging apparatus and manufacturing method thereof |
JP2007214360A (en) * | 2006-02-09 | 2007-08-23 | Fujitsu Ltd | Semiconductor device and its manufacturing method |
JP2007273629A (en) * | 2006-03-30 | 2007-10-18 | Fujifilm Corp | Solid-state image sensing device and manufacturing method of same |
Family Cites Families (19)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2002094082A (en) | 2000-07-11 | 2002-03-29 | Seiko Epson Corp | Optical element and its manufacturing method and electronic equipment |
JP2007134735A (en) | 2000-07-11 | 2007-05-31 | Seiko Epson Corp | Optical device and production method thereof as well as electronics |
JP4000507B2 (en) | 2001-10-04 | 2007-10-31 | ソニー株式会社 | Method for manufacturing solid-state imaging device |
US7074638B2 (en) * | 2002-04-22 | 2006-07-11 | Fuji Photo Film Co., Ltd. | Solid-state imaging device and method of manufacturing said solid-state imaging device |
JP2004226872A (en) * | 2003-01-27 | 2004-08-12 | Sanyo Electric Co Ltd | Camera module and its manufacturing method |
US7180149B2 (en) | 2003-08-28 | 2007-02-20 | Fujikura Ltd. | Semiconductor package with through-hole |
JP4198072B2 (en) * | 2004-01-23 | 2008-12-17 | シャープ株式会社 | Semiconductor device, module for optical device, and method for manufacturing semiconductor device |
JP4236594B2 (en) * | 2004-01-27 | 2009-03-11 | シャープ株式会社 | Optical device module and method of manufacturing optical device module |
JP4477956B2 (en) * | 2004-07-14 | 2010-06-09 | 積水化学工業株式会社 | Eaves stopper |
TWI303864B (en) * | 2004-10-26 | 2008-12-01 | Sanyo Electric Co | Semiconductor device and method for making the same |
JP2007305955A (en) * | 2006-04-10 | 2007-11-22 | Toshiba Corp | Semiconductor device and its manufacturing process |
JP2007305960A (en) * | 2006-04-14 | 2007-11-22 | Sharp Corp | Semiconductor device and manufacturing method |
JP4483896B2 (en) * | 2007-05-16 | 2010-06-16 | ソニー株式会社 | Semiconductor device and manufacturing method thereof |
JP5159192B2 (en) * | 2007-07-06 | 2013-03-06 | 株式会社東芝 | Manufacturing method of semiconductor device |
JP2009064839A (en) * | 2007-09-04 | 2009-03-26 | Panasonic Corp | Optical device and method for fabricating the same |
JP4799542B2 (en) * | 2007-12-27 | 2011-10-26 | 株式会社東芝 | Semiconductor package |
JP5317586B2 (en) * | 2008-08-28 | 2013-10-16 | ラピスセミコンダクタ株式会社 | Camera module and manufacturing method thereof |
JP5418044B2 (en) * | 2009-07-30 | 2014-02-19 | ソニー株式会社 | Solid-state imaging device and manufacturing method thereof |
JP5709435B2 (en) * | 2010-08-23 | 2015-04-30 | キヤノン株式会社 | Imaging module and camera |
-
2007
- 2007-12-27 JP JP2007338200A patent/JP4799543B2/en not_active Expired - Fee Related
-
2008
- 2008-12-19 WO PCT/JP2008/073883 patent/WO2009084701A1/en active Application Filing
- 2008-12-19 KR KR1020097014440A patent/KR101032182B1/en not_active IP Right Cessation
- 2008-12-19 EP EP08868575.5A patent/EP2179445A4/en not_active Withdrawn
- 2008-12-25 TW TW097150750A patent/TWI387075B/en not_active IP Right Cessation
-
2009
- 2009-07-29 US US12/511,099 patent/US8228426B2/en not_active Expired - Fee Related
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2006100435A (en) * | 2004-09-28 | 2006-04-13 | Sharp Corp | Semiconductor device and manufacturing method thereof |
JP2007134725A (en) * | 2005-01-04 | 2007-05-31 | I Square Research Co Ltd | Solid-state imaging apparatus and manufacturing method thereof |
JP2007214360A (en) * | 2006-02-09 | 2007-08-23 | Fujitsu Ltd | Semiconductor device and its manufacturing method |
JP2007273629A (en) * | 2006-03-30 | 2007-10-18 | Fujifilm Corp | Solid-state image sensing device and manufacturing method of same |
Non-Patent Citations (1)
Title |
---|
See also references of EP2179445A4 * |
Cited By (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
FR2948815A1 (en) * | 2009-07-31 | 2011-02-04 | E2V Semiconductors | CONNECTION PLATE STRUCTURE FOR ELECTRONIC COMPONENT |
EP2772939A1 (en) * | 2013-03-01 | 2014-09-03 | Ams Ag | Semiconductor device for detection of radiation and method of producing a semiconductor device for detection of radiation |
WO2014131731A1 (en) | 2013-03-01 | 2014-09-04 | Ams Ag | Semiconductor device for detection of radiation and method of producing a semiconductor device for detection of radiation |
US11107848B2 (en) | 2013-03-01 | 2021-08-31 | Ams Ag | Semiconductor device for detection of radiation and method of producing a semiconductor device for detection of radiation |
Also Published As
Publication number | Publication date |
---|---|
KR20090099552A (en) | 2009-09-22 |
KR101032182B1 (en) | 2011-05-02 |
JP4799543B2 (en) | 2011-10-26 |
US20090284631A1 (en) | 2009-11-19 |
TW200933845A (en) | 2009-08-01 |
JP2009158863A (en) | 2009-07-16 |
EP2179445A1 (en) | 2010-04-28 |
TWI387075B (en) | 2013-02-21 |
EP2179445A4 (en) | 2013-08-21 |
US8228426B2 (en) | 2012-07-24 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8228426B2 (en) | Semiconductor package and camera module | |
US7808064B2 (en) | Semiconductor package including through-hole electrode and light-transmitting substrate | |
US7919348B2 (en) | Methods for protecting imaging elements of photoimagers during back side processing | |
US7923798B2 (en) | Optical device and method for fabricating the same, camera module using optical device, and electronic equipment mounting camera module | |
KR100845759B1 (en) | Module for optical apparatus and method of producing module for optical apparatus | |
EP2304797B1 (en) | Cfa alignment mark formation in image sensors | |
US20100237452A1 (en) | Semiconductor device and backside illumination solid-state imaging device | |
US20100327383A1 (en) | Semiconductor device including through-electrode and method of manufacturing the same | |
US20100013080A1 (en) | Semiconductor device package with insulator ring | |
US20090256931A1 (en) | Camera module, method of manufacturing the same, and electronic system having the same | |
US9136291B2 (en) | Solid-state imaging device having penetration electrode formed in semiconductor substrate | |
JP2011003863A (en) | Semiconductor device and camera module | |
JP2005012189A (en) | Photoelectric conversion device and manufacturing method thereof | |
TW201347153A (en) | Semiconductor device, semiconductor-device manufacturing method, semiconductor wafer, and electronic apparatus | |
CN111199984B (en) | Camera shooting assembly and packaging method thereof, lens module and electronic equipment | |
US10446598B2 (en) | Semiconductor device, manufacturing method, and electronic apparatus | |
JP2010186870A (en) | Semiconductor device | |
JP2011071239A (en) | Method of manufacturing semiconductor device | |
TWI442535B (en) | Electronics device package and fabrication method thereof | |
US9530818B2 (en) | Image sensor integrated circuit package with reduced thickness | |
US20200161356A1 (en) | Camera assembly and packaging method, lens module and electronic device | |
WO2008143461A2 (en) | Wafer level chip scale package of an image sensor by means of through hole interconnection and method for manufacturing the same | |
US20130105926A1 (en) | Back side illumination image sensor and manufacturing method thereof | |
JP2007194498A (en) | Solid-state image pick-up device and manufacturing method therefor | |
CN111009542B (en) | Packaging method and packaging structure |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WWE | Wipo information: entry into national phase |
Ref document number: 1020097014440 Country of ref document: KR Ref document number: 2008868575 Country of ref document: EP |
|
121 | Ep: the epo has been informed by wipo that ep was designated in this application |
Ref document number: 08868575 Country of ref document: EP Kind code of ref document: A1 |
|
NENP | Non-entry into the national phase |
Ref country code: DE |