WO2008125010A1 - Procédé de fabrication d'un substrat de circuit à conduction thermique élevée - Google Patents

Procédé de fabrication d'un substrat de circuit à conduction thermique élevée Download PDF

Info

Publication number
WO2008125010A1
WO2008125010A1 PCT/CN2008/000733 CN2008000733W WO2008125010A1 WO 2008125010 A1 WO2008125010 A1 WO 2008125010A1 CN 2008000733 W CN2008000733 W CN 2008000733W WO 2008125010 A1 WO2008125010 A1 WO 2008125010A1
Authority
WO
WIPO (PCT)
Prior art keywords
layer
conductive
circuit substrate
high thermal
fabricating
Prior art date
Application number
PCT/CN2008/000733
Other languages
English (en)
French (fr)
Inventor
Hsu-Tan Huang
Chung-Lin Chou
Original Assignee
Cosmos Vacuum Technology Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Cosmos Vacuum Technology Corporation filed Critical Cosmos Vacuum Technology Corporation
Publication of WO2008125010A1 publication Critical patent/WO2008125010A1/zh

Links

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/03Use of materials for the substrate
    • H05K1/05Insulated conductive substrates, e.g. insulated metal substrate
    • H05K1/053Insulated conductive substrates, e.g. insulated metal substrate the metal substrate being covered by an inorganic insulating layer
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/03Metal processing
    • H05K2203/0315Oxidising metal
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/38Improvement of the adhesion between the insulating substrate and the metal
    • H05K3/388Improvement of the adhesion between the insulating substrate and the metal by the use of a metallic or inorganic thin film adhesion layer

Definitions

  • the present invention relates to surface treatment technology, and more particularly to a method of fabricating a highly thermally conductive circuit substrate. current technology
  • FIG. 1 it is the structure and manufacturing method of the integrated heat dissipating substrate of the Chinese Patent No. 200520670, which comprises the following steps: a) providing a metal substrate 1; b) using an anode micro-arc technology ( Micro Arc Oxidation; MAO) forms a thermally conductive metal oxide insulating layer (A1 2 0 3 ) 2 on the metal substrate 1; c) using a vacuum coating on the aluminum oxide insulating layer (Al 2 O 3 ) 2
  • the mask is coated with a metal film (Cu) 3 having a predetermined pattern to define a plurality of metal wires and fabricated to form an integrated heat dissipation substrate 4.
  • the purpose of this patent is to provide an electrical insulation effect by the heat dissipation effect of the metal substrate 1 and the metal oxide insulating layer 2, and then perform circuit layout by the metal film 3 to achieve the purpose of integrating heat dissipation and circuit layout.
  • this patent directly forms a metal film (Cu) 3 on the metal oxide insulating layer 2 by vacuum coating, because the physical properties of the metal oxide insulating layer 2 and the metal film (Cu) 3 are largely different, for example: expansion
  • the metal oxide insulating layer 2 and the metal film (Cu) 3 belong to a processing procedure of high-temperature processing and low-temperature cooling, so that the integrated heat-dissipating substrate 4 is liable to cause warpage of the plate surface due to stress, especially large size.
  • the heat dissipation substrate has a more pronounced warpage phenomenon.
  • it also has the disadvantage that it is prone to peeling, that is, the peel strength is low.
  • the thickness of the conductive layer needs to be at least 13 ⁇ m, and the thickness of the conductive layer should be preferably 20 ⁇ m or more for the conductivity of the circuit with higher power, however, the above patent case
  • the thickness of the metal film (Cu) 3 formed by the vacuum plating method is at most about 9 ⁇ m, and there is a problem that peeling occurs when it exceeds 9 ⁇ m.
  • the conductive layer is too thin and has a disadvantage of poor conductivity.
  • the method of forming a conductive film by a vacuum coating method has a disadvantage that the film formation speed is slow and the man-hour is long. In other words, the method of forming a conductive film by vacuum plating has the disadvantages of poor conductivity and long man-hour.
  • the substrate is formed by a micro-arc oxidation anode treatment (Micro Arc Oxidation; MAO) to form a metal oxide insulating layer 2, and the crystal structure of the A1 2 0 3 formed by it belongs to overlapping crystals. Rather than a regular columnar arrangement, the thermal conductivity is not good and needs to be improved.
  • MAO micro-arc oxidation anode treatment
  • the conventional heat-dissipating substrate has the disadvantages of long processing time and low productivity, and the heat conductivity is still poor and needs to be improved.
  • Invention disclosure
  • the main object of the present invention is to provide a method for fabricating a high thermal conductivity circuit substrate, which has the characteristics of improving process speed.
  • a second object of the present invention is to provide a method for fabricating a highly thermally conductive circuit substrate which is capable of improving the adhesion of a conductive layer and increasing the thickness of the conductive layer, and has a characteristic of good electrical conductivity.
  • Still another object of the present invention is to provide a method for fabricating a highly thermally conductive circuit substrate which has a feature of better heat transfer effect.
  • a method for fabricating a high thermal conductivity circuit substrate includes the following steps: a) providing a metal substrate; b) forming an insulating layer on the surface of the metal substrate; c) The insulating layer forms an oxide layer of the metal substrate, the oxide layer surface forms an intermediate layer; d) forms a conductive main layer on the surface of the intermediate layer.
  • the metal substrate in the step a) is one selected from the group consisting of aluminum, magnesium, titanium, and alloys thereof.
  • the insulating layer in the step b) is formed by electrochemically activating anodizing, using oxalic acid (H 2 C 2 O 4 ) as a working solution, and the predetermined working voltage is 260 to 400 Volts, predetermined The working current is l ⁇ 6A/dm 2 .
  • the insulating layer in the step b) is a compound on the surface of the metal substrate.
  • the intermediate layer of step c) is divided into a first dielectric layer and a conductive dielectric layer according to a forming sequence, and the first dielectric layer is interposed between the insulating layer and the conductive layer. Between the layers.
  • the first interlayer of the step c) is magnesium, aluminum, titanium, vanadium, chromium, nickel, zirconium, molybdenum, tungsten and a compound thereof.
  • the first interlayer of the step c) is titanium oxide.
  • the conductive interlayer of the step c) is one selected from the group consisting of aluminum, cobalt, nickel, copper, zinc, silver, tin, platinum, and gold.
  • the conductive main layer of the step d) is formed on the surface of the conductive interlayer of the intermediate layer.
  • the thickness of the conductive interlayer of the step d) is ⁇ or less.
  • the conductive main layer of the step d) is one selected from the group consisting of aluminum, cobalt, nickel, copper, zinc, silver, tin, platinum, and gold.
  • the conductive main layer of the step d) has a thickness of ⁇ or more.
  • the insulating layer of the step b) is formed by nitriding treatment and is a nitride of the metal.
  • the insulating layer of the step b) is formed by simultaneous nitriding and oxidation treatment, and is an oxynitride of the metal.
  • the intermediate layer of the step c) and the conductive layer of the step d) are each formed into a predetermined pattern.
  • the conductive layer of the step d) is formed into a predetermined pattern by one of milling or mask etching. .
  • the conductive main layer formed on the surface of the intermediate layer in the step d) is formed by electrochemical technology.
  • the electrochemical technique of the step d) is an electroplating technique.
  • the present invention adopts the above steps, and the intermediate layer can be used to balance the physical properties of the insulating layer and the conductive main layer to improve the adhesion of the conductive main layer and to make the high thermal conductive circuit substrate have better structural strength.
  • the present invention further utilizes electrochemical technology to perform a post-process of the conductive main layer, which can further increase the process speed.
  • the present invention can further improve the thickness of the conductive layer, has a better electrical conductivity effect, and can utilize the integral heat dissipation substrate of the present invention to have a better heat conduction effect.
  • the invention can be widely applied to the circuit board manufacturing industry where the requirements of various indexes are increasingly high.
  • FIG. 1 is a schematic structural view of a conventional circuit substrate
  • FIG 3 is a schematic structural view of a metal substrate according to a first preferred embodiment of the manufacturing method of the present invention, which mainly discloses the situation of the metal substrate before the anode treatment.
  • FIG. 4 is a schematic structural view of a metal substrate according to a first preferred embodiment of the manufacturing method of the present invention, which mainly discloses The situation of the metal substrate after the anode treatment
  • FIG. 5 is a schematic structural view of a metal substrate according to a first preferred embodiment of the manufacturing method of the present invention, which mainly discloses a situation after depositing a first dielectric layer.
  • FIG. 6 is a schematic structural view of a metal substrate according to a first preferred embodiment of the manufacturing method of the present invention, which mainly discloses a situation in which a conductive interlayer is deposited.
  • FIG. 7 is a schematic structural view of a metal substrate according to a first preferred embodiment of the manufacturing method of the present invention, which mainly discloses a situation in which the conductive main layer is electrochemically formed.
  • FIG. 8 is a schematic structural view of a metal substrate according to a second preferred embodiment of the manufacturing method of the present invention, which mainly discloses a structure of a conductive interlayer and a conductive main layer.
  • a first preferred embodiment of a method for fabricating a highly thermally conductive circuit substrate according to the present invention is as follows:
  • a metal substrate 10 which is one selected from the group consisting of aluminum (Al), magnesium (Mg), titanium (Ti), and alloys thereof.
  • the metal substrate 10 is exemplified by aluminum.
  • An insulating layer 20 is formed on the surface of the metal substrate 10, and the compound of the metal is an oxide of the metal in this embodiment.
  • the insulating layer 20 is an oxide layer ( ⁇ 1 2 ⁇ 3 ) formed by anodizing on the surface of the metal substrate 10.
  • the anode treatment may be a conventional micro arc oxidation anodizing (MAO anodizing) > Plasma Electrolytic Oxidation (PEO), but in order to make the oxide layer ( ⁇ 1 2 ⁇ 3 ) of the present invention have good thermal conductivity, this embodiment employs an electrochemical-electrochemical anodizing treatment (electric-chemical colloid oxidation anodizing) ECCO anodizing), characterized by using oxalic acid H 2 C 2 O 4 as a working solution, a predetermined operating voltage of 260 to 400 Volts, and a predetermined operating current of 1 to 6 A/dm 2 , such that the alumina insulating layer 20 is crystallized. Good properties, good heat transfer.
  • MAO anodizing micro arc oxidation anodizing
  • PEO Plasma Electrolytic Oxidation
  • the intermediate layer 30 is divided into a first via layer 32 and a conductive via layer 34 in the order of formation.
  • the first via layer 32 is interposed between the insulating layer 20 and the conductive via layer 34.
  • the first dielectric layer 32 is magnesium (Mg), aluminum (Al), titanium (Ti), Vanadium (V), chromium (Cr), nickel (Ni), zirconium (Zr), molybdenum (Mo), tungsten (W), and compounds thereof.
  • the first dielectric layer 32 is titanium oxide (TiO 2 ).
  • the conductive via 34 is selected from the group consisting of aluminum (Al), cobalt (Co), nickel (Ni), copper (Cu), zinc (Zn), silver (Ag), tin (Sn), platinum (Pt), and gold (Au). one of them.
  • the conductive via layer 34 is copper (Cu) and has a thickness of about ⁇ or less, and the required film formation time is short.
  • a conductive main layer 40 is formed on the surface of the intermediate layer 30 by using an electroplating technique, and the conductive main layer 40 is formed on the surface of the conductive via 34 of the intermediate via 30.
  • the conductive main layer 40 is selected from the group consisting of aluminum (Al), cobalt (Co), nickel (Ni), copper (Cu), zinc (Zn), silver (Ag), tin (Sn), platinum (Pt), and gold (Au). )one of them.
  • the conductive main layer 40 is copper (Cu) and has a thickness of about 35 ⁇ m, which is greater than 13 ⁇ .
  • the conductive main layer 40 and the conductive via 34 may form a conductive layer 52, and the conductive layer 52 is selected to form a predetermined pattern by milling or mask etching.
  • the technical feature of the present invention resides in that the present invention first deposits a first dielectric layer 32 (TiO 2 ) on the insulating layer 20 ( ⁇ 1 2 ⁇ 3 ), and then deposits a conductive via layer 34 (Cu).
  • the first dielectric layer 32 (TiO 2 ) serves as a buffer interface between the insulating layer 20 ( ⁇ 1 2 ⁇ 3 ) and the conductive via layer 34 (Cu) to balance the insulating layer 20 (A1 2 O 3 ) with
  • the physical properties of the conductive via 34 (Cu) improve the adhesion of the conductive via 34 (Cu), so that the high thermal conductive circuit substrate 50 has a good peel strength; the purpose of the conductive via 34 is to form a metal in advance.
  • the electrodes are used to perform the next plating step, which processes the desired electrodes and forms a conductive main layer 40 over the conductive via 34.
  • the present invention ingeniously deposits a very thin conductive interlayer 34 (about ⁇ or less) on the insulating layer 20, and the processing time is short, and the plating method is used again.
  • the conductive main layer 40 is rapidly formed on the surface of the conductive interlayer 34, which can improve the film forming speed of the conductive main layer 40, and has the characteristics of improving the processing speed.
  • the thickness of the conductive main layer 40 can be increased by more than 35 ⁇ m, which is much larger than 13 ⁇ m, and the conductive effect of the high thermal conductive circuit substrate 50 can be improved, so that the high thermal conductive circuit substrate 50 has good electrical conductivity.
  • the high thermal conductivity circuit substrate 50 produced in this embodiment has been tested to have a thermal conductivity of up to 100 (W/nrK) or more, and has a feature of surely improving the heat dissipation effect.
  • a second preferred embodiment of a method for fabricating a highly thermally conductive circuit substrate according to the present invention is as follows:
  • a metal substrate 60 is provided which is one selected from the group consisting of aluminum (Al), magnesium (Mg), titanium (Ti) and alloys thereof.
  • the metal substrate 60 is exemplified by aluminum.
  • An insulating layer 70 is formed on the surface of the metal substrate 60.
  • the insulating layer 70 is on the surface of the metal substrate 10
  • the anode treatment may be a conventional micro arc oxidation anodizing (MAO anodizing) and a plasma electrolytic Oxidation (PEO), but in order to make the oxide layer (Al 2 of the present invention) O 3 )
  • the thermal conductivity is good.
  • This embodiment adopts an electric-chemical colloid oxidation anodizing (ECCO anodizing) method developed by the inventors.
  • the intermediate dielectric layer 80 is divided into a first dielectric layer 82 and a conductive dielectric layer 84 in the order of formation, first The dielectric layer 82 is interposed between the insulating layer 70 and the conductive via layer 84.
  • the first dielectric layer 82 is made of magnesium (Mg), aluminum (Al), titanium (Ti), vanadium (V), chromium (Cr), nickel (Ni), zirconium (Zr), molybdenum (Mo), tungsten (W). And its compounds.
  • the first dielectric layer 82 is titanium oxide (TiO 2 ).
  • the conductive via 84 is selected from the group consisting of aluminum (Al), cobalt (Co), nickel (Ni), copper (Cu), zinc (Zn), silver (Ag), tin (Sn), platinum (Pt), and gold (Au).
  • the conductive via 84 is silver (Ag) and has a thickness of about ⁇ or less.
  • the conductive main layer 90 is selected from the group consisting of aluminum (Al), cobalt (Co), nickel (Ni), copper (Cu), zinc (Zn), silver (Ag), tin (Sn), platinum (Pt), and gold (Au).
  • the conductive main layer 90 is copper (Cu) and has a thickness of about 35 ⁇ m, which is much larger than ⁇ .
  • a high thermal conductive circuit substrate 100 is obtained, the steps of which are substantially the same as those of the high thermal conductive circuit substrate 50 of the first preferred embodiment, the difference being: the present embodiment uses two different kinds of metals to make electrical conduction.
  • the dielectric layer 84 and the conductive main layer 90 as such, the same effect can be achieved in this embodiment, and another embodiment is provided.
  • the surface of the metal substrate 10 may be The nitriding treatment forms aluminum nitride or simultaneously applies an oxidation treatment and a nitriding treatment to the surface of the metal substrate 10 to form an aluminum oxynitride, which has excellent high thermal conductivity.
  • the above two embodiments of the present invention form a substrate having an entire conductive layer.
  • a mask can be formed on the intermediate layer formed in the step c) and the conductive layer formed in the step d).
  • a predetermined pattern is formed by etching, and a predetermined pattern may be formed on the conductive layer of step d) by applying a method selected from the group consisting of milling and mask etching.
  • the present invention can balance the physical properties of the insulating layer and the conductive main layer by the intermediate layer to improve the adhesion of the conductive main layer and make the high thermal conductive circuit.
  • the substrate has good structural strength.
  • the present invention further utilizes electrochemical technology to perform a post-process of the conductive main layer, which can further increase the process speed.
  • the present invention can further improve the thickness of the conductive layer, has a better electrical conductivity effect, and can utilize the integral heat dissipation substrate of the present invention to have a better heat conduction effect.
  • the invention ingeniously deposits a very thin conductive interlayer on the insulating layer (about ⁇ or less), and the processing time is short, and the electroplating method is faster than the physical or chemical vapor deposition method, and the surface of the conductive interlayer is fast.
  • Forming the conductive main layer can improve the film forming speed of the conductive main layer and has the characteristics of improving the processing speed.
  • the thickness of the conductive main layer can be increased by more than 35 ⁇ m, which is much larger than the required thickness of the conductive layer of 13 ⁇ m, which can improve the conductive effect of the high thermal conductive circuit substrate and make the high thermal conductivity circuit substrate have better conductivity.
  • the intermediate layer is used to balance the physical properties of the insulating layer and the conductive main layer, thereby improving the adhesion of the conductive main layer, so that the high thermal conductive circuit substrate has better structural strength, and the circuit board is required to have higher and higher requirements for various indexes. It will be widely used in the industry.

Landscapes

  • Chemical & Material Sciences (AREA)
  • Inorganic Chemistry (AREA)
  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Manufacturing Of Printed Wiring (AREA)
  • Parts Printed On Printed Circuit Boards (AREA)
  • Insulated Metal Substrates For Printed Circuits (AREA)

Description

高导热电路基板的制作方法 技术领域
本发明与表面处理技术有关, 特别是关于一种高导热电路基板的制作方 法。 现有技术
如图 1所示, 为中国公开号为第 200520670号专利案 「整合性散热基板的 结构及制作方法」 , 其包含以下步骤: a)提供一金属基板 1 ; b)利用一阳极微 弧技术 (Micro Arc Oxidation; MAO)在金属基板 1上形成一可供热传导的金属 氧化物绝缘层 (A1203) 2; c)利用一真空镀膜在氧化铝绝缘层 (Al203)2上以 mask 方式披覆一具有一预定图案的金属膜 (Cu )3, 以界定多条金属导线并制作, 制 成一整合性散热基板 4。 此专利的目的在于通过金属基板 1的散热效果及金属 氧化物绝缘层 2提供电性绝缘效果, 再由金属膜 3进行电路布局, 达到整合散 热性以及电路布局的目的。
然而,此专利是以真空镀膜方式在金属氧化物绝缘层 2上直接形成金属膜 (Cu)3, 由于金属氧化物绝缘层 2及金属膜 (Cu)3的物理特性差异较大, 例如: 膨胀系数, 而金属氧化物绝缘层 2与金属膜 (Cu)3属于先高温加工再进行低温 冷却的加工程序,使得整合性散热基板 4容易因为应力关系造成板面翘曲的现 象, 特别是大尺寸的散热基板, 翘曲现象更为明显。 同时, 也具有容易发生 剥离的情形的缺点, 也即剥离强度 (Peel Strength)较低。
另外, 以电路的导电性而言, 导电层的厚度至少需在 13μιη以上, 而对一 般功率较高的电路导电性来看, 导电层的厚度应要在 20μπι以上为最佳, 然而 上述专利案以真空镀膜方式形成的金属膜 (Cu)3的厚度最多约为 9μπι, 超过 9μιη就会有剥离的问题产生, 相比之下有导电层过薄的问题, 具有导电性不 佳的缺点。 另外, 以真空镀膜方式形成导电膜的方式, 其制成速度较慢, 具 有工时较长的缺点, 换言之, 以真空镀膜方式形成导电膜的方式, 具有导电 性不佳及工时较长的缺点。
其次, 此种基板为利用微弧氧化阳极处理 (Micro Arc Oxidation; MAO) 形成金属氧化物绝缘层 2, 由于其所形成的 A1203的结晶结构属于重叠状结晶 而非规则性的柱状排列, 因此热传导率也不佳而有待改善。
综上所述, 习用散热基板具有加工时间长且产能效率低的缺点, 同时热 传导率仍不佳而有待改进。 发明公开
本发明的主要目的是提供一种高导热电路基板的制作方法, 其具有提高 制程速度的特色
本发明的次一目的在于提供一种高导热电路基板的制作方法, 其能够提 高导电层的附着度且增加导电层的厚度, 具有导电性较好的特色。
本发明的再一目的在于提供一种高导热电路基板的制作方法, 其具有传 热效果较好的特色。
为达到上述目的, 本发明所提供的一种高导热电路基板的制作方法, 其 特征在于包含下列各步骤: a)提供一金属基板; b)在所述金属基板表面形成一 绝缘层; c)所述绝缘层形成所述金属基板的氧化层, 所述氧化层表面形成一 中间介层; d)在所述中间介层表面形成一导电主层。
上述本发明的技术方案中, 步骤 a)中的所述金属基板, 为选自铝、 镁、 钛以及其合金所构成族群中的其中一种。
上述本发明的技术方案中, 步骤 b)中的所述绝缘层, 是以电化学激化阳 极处理形成,利用草酸(H2C2O4)为工作溶液,预定工作电压为 260〜400Volts, 预定工作电流为 l〜6A/dm2
上述本发明的技术方案中, 步骤 b)中的所述绝缘层, 为所述金属基板表 面的化合物。
上述本发明的技术方案中, 步骤 c)的所述中间介层, 按照形成顺序区分 为一第一介层以及一导电介层, 所述第一介层介于所述绝缘层与所述导电介 层之间。
上述本发明的技术方案中, 步骤 c)的所述第一介层, 为镁、 铝、 钛、 钒、 铬、 镍、 锆、 钼、 钨及其化合物。
上述本发明的技术方案中, 步骤 c)的所述第一介层为氧化钛。
上述本发明的技术方案中, 步骤 c)的所述导电介层, 为选自铝、 钴、 镍、 铜、 锌、 银、 锡、 铂以及金其中之一。 上述本发明的技术方案中, 步骤 d)的所述导电主层形成于所述中间介层 的导电介层表面。
上述本发明的技术方案中, 步骤 d)的所述导电介层的厚度在 Ιμπι以下。 上述本发明的技术方案中, 步骤 d)的所述导电主层, 为选自铝、 钴、 镍、 铜、 锌、 银、 锡、 铂以及金其中之一。
上述本发明的技术方案中, 步骤 d)的所述导电主层的厚度在 Πμπι以上。 上述本发明的技术方案中, 步骤 b)的所述绝缘层以氮化处理形成, 为所 述金属的氮化物。
上述本发明的技术方案中, 步骤 b)的所述绝缘层, 为同时以氮化及氧化 处理形成, 为所述金属的氮氧化合物。
上述本发明的技术方案中, 步骤 c) 的中间介层及步骤 d)的导电层均成型 一预定图案。
上述本发明的技术方案中, 步骤 d)的所述导电层, 选用铣削、 mask侵蚀 其中的一种方式形成一预定图案。 .
上述本发明的技术方案中, 步骤 d)所述在所述中间介层表面形成的所述 导电主层是以电化学技术形成的。
上述本发明的技术方案中, 步骤 d) 的所述电化学技术为电镀技术。 本发明的优点: 本发明采用上述步骤, 可利用中间介层平衡绝缘层与导 电主层的物理特性, 以提高导电主层的附着度, 使高导热电路基板具有较好 的结构强度。 再者, 本发明再运用电化学技术进行导电主层的后期制程, 能 进一步提高制程速度。 另外, 本发明可以进一步提高导电层的厚度, 具有较 好的导电效果, 而且, 可利用本发明的整体散热基板具有较好的导热效果。
本发明可广泛适用于对各项指标要求越来越高的电路板制作行业。 附图说明
图 1是习用电路基板的结构示意图
图 2是本发明制法第一较佳实施例的处理流程图
图 3是本发明制法第一较佳实施例的金属基板的结构示意图,其主要揭示 金属基板于阳极处理前的情形
图 4是本发明制法第一较佳实施例的金属基板的结构示意图,其主要揭示 金属基板于阳极处理后的情形
图 5是本发明制法第一较佳实施例的金属基板的结构示意图,其主要揭示 沉积第一介层后的情形
图 6是本发明制法第一较佳实施例的金属基板的结构示意图,其主要揭示 沉积导电介层后的情形
图 7是本发明制法第一较佳实施例的金属基板的结构示意图,其主要揭示 电化学形成该导电主层后的情形
图 8是本发明制法第二较佳实施例的金属基板的结构示意图,其主要揭示 导电介层与导电主层的结构 本发明最佳实施方式
为了详细说明本发明的结构、 特征及功效, 现举以下较佳实施例并配合 附图说明如下。
首先如图 3〜图 8所示,为本发明一种高导热电路基板的制作方法的第一较 佳实施例, 其镀膜步骤如下:
a) 提供一金属基板 10, 为选自铝 (Al)、 镁 (Mg)、 钛 (Ti)以及其合金所构成 族群中的其中一种。 本实施例中, 金属基板 10为以铝为例。
b) 在金属基板 10表面形成一绝缘层 20, 为该金属的化合物, 本实施例中 为该金属的氧化物。 其中绝缘层 20为金属基板 10表面以阳极处理形成的氧化 层(Α12Ο3), 在此, 阳极处理的方式可为一般习用的微弧氧化阳极处理 (micro arc oxidation anodizing; MAO anodizing) > 电 电解氧化 (Plasma Electrolytic Oxidation; PEO), 但为使本发明的氧化层(Α12Ο3)热传导率较好, 本实施例 采用发明人研发的电化学激化阳极处理 (electric-chemical colloid oxidation anodizing; ECCO anodizing)方式, 其特点在于利用草酸 H2C2O4为工作溶液, 预定工作电压为 260〜400Volts, 预定工作电流为 l〜6A/dm2, 使得氧化铝绝 缘层 20结晶排列的规则性较好, 具有较好的传热效果。
c)以物理气相沉积法 (physical vapor deposition; PVD)或化学气相沉积法( chemical vapor deposition; CVD)在绝缘层 20表面形成一中间介层 30。 中 间介层 30按照形成顺序区分为一第一介层 32以及一导电介层 34, 第一介层 32 介于绝缘层 20以及导电介层 34之间。 第一介层 32为镁 (Mg)、 铝 (Al)、 钛 (Ti)、 钒 (V)、 铬 (Cr)、 镍 (Ni)、 锆 (Zr)、 钼 (Mo)、 钨 (W)以及其化合物。 本实施例中, 第一介层 32为氧化钛 (TiO2)。导电介层 34选自铝 (Al)、钴 (Co)、镍 (Ni)、铜 (Cu)、 锌 (Zn)、 银 (Ag)、 锡 (Sn)、 铂 (Pt)以及金 (Au)其中之一。 本实施例中, 导电介 层 34为铜 (Cu)且厚度约在 Ιμιη以下, 所需要的成膜时间较短。
d) 以电化学技术, 本实施例中采用电镀技术在中间介层 30表面形成一导 电主层 40, 导电主层 40形成于中间介层 30的导电介层 34表面。 导电主层 40为 选自铝 (Al)、 钴 (Co)、 镍 (Ni)、 铜 (Cu)、 锌 (Zn)、 银 (Ag)、 锡 (Sn)、 铂 (Pt)以及 金 (Au)其中之一。 本实施例中, 导电主层 40为铜 (Cu)且厚度约为 35μηι, 大于 13μπ。 另外, 导电主层 40以及导电介层 34可组成一导电层 52, 导电层 52选择 以铣削、 mask侵蚀方式形成一预定图案。
经过上述步骤, 即可得到一高导热电路基板 50。本发明的技术特征在于: 本发明先在绝缘层 20 (Α12Ο3)沉积第一介层 32(TiO2),再沉积导电介层 34 (Cu)。 其中, 第一介层 32 (TiO2)的目的在于作为绝缘层 20 (Α12Ο3)与导电介层 34 (Cu) 之间的缓冲接口, 以平衡绝缘层 20 (A12O3)与导电介层 34 (Cu)的物理特性, 提 高导电介层 34 (Cu)的附着度, 使高导热电路基板 50具有较好的剥离强度 (Peel Strength);导电介层 34的目的在于预先形成金属电极, 以供进行下一个电镀步 骤下, 其加工件所需的电极, 并形成导电介层 34上方的导电主层 40。
再者, 由于物理或化学气相沉积法的加工速度缓慢, 因此本发明巧妙的 在绝缘层 20上沉积一极薄的导电介层 34(约 Ιμπι以下), 耗费的加工时间短, 再 利用电镀方式快于物理或化学气相沉积法的特色, 在导电介层 34的表面快速 形成导电主层 40, 可以提高导电主层 40的成膜速度, 具有提高制程速度的特 色。 同时, 也可以提高导电主层 40的厚度达 35μιη以上, 远远大于 13μηι, 能够 提高高导热电路基板 50的导电效果,使高导热电路基板 50具有较好的导电性。
本实施例制成的高导热电路基板 50经测试得知, 其热传导系数 (thermal conductivity) 高达 100(W/nrK)以上, 具有确实提高散热效果的特色。
如图 8所示, 为本发明一种高导热电路基板的制作方法的第二较佳实施 例, 其镀膜步骤如下:
a) 提供一金属基板 60, 为选自铝 (Al)、 镁 (Mg)、 钛 (Ti)及其合金所构成族 群中的其中一种。 本实施例中, 金属基板 60为以铝为例。
b) 在金属基板 60表面形成一绝缘层 70。 绝缘层 70是在金属基板 10表面以 阳极处理形成的氧化层 (Al2O3)。 在此, 阳极处理的方式可为一般习用的微弧 氧化阳极处理 (micro arc oxidation anodizing; MAO anodizing)以及电浆电解氧 化 (Plasma Electrolytic Oxidation; PEO),但为使本发明的氧化层 (Al2O3)热传导 率较好, 本实施例采用发明人研发的电化学激化阳极处理 (electric-chemical colloid oxidation anodizing; ECCO anodizing)方式。
c)以物理气相沉积法 (physical vapor deposition; PVD)在绝缘层 70表面形 成一中间介层 80; 中间介层 80按照形成顺序区分为一第一介层 82以及一导电 介层 84, 第一介层 82介于绝缘层 70与导电介层 84之间。 第一介层 82采用镁 (Mg), 铝 (Al)、 钛 (Ti)、 钒 (V)、 铬 (Cr)、 镍 (Ni)、 锆 (Zr)、 钼 (Mo)、 钨 (W)及其 化合物。 本实施例中, 第一介层 82为氧化钛 (TiO2)。 导电介层 84选自铝 (Al)、 钴 (Co)、 镍 (Ni)、 铜 (Cu)、 锌 (Zn)、 银 (Ag)、 锡 (Sn)、 铂 (Pt)以及金 (Au)其中之 一, 本实施例中, 导电介层 84为银 (Ag)且厚度约在 Ιμιη以下。
d)以电镀技术在中间介层 80表面形成一导电主层 90, 导电主层 90形成于 中间介层 80的导电介层 84表面。 导电主层 90选自铝 (Al)、 钴 (Co)、 镍 (Ni)、 铜 (Cu)、 锌 (Zn)、 银 (Ag)、 锡 (Sn)、 铂 (Pt)以及金 (Au)其中之一, 本实施例中, 导 电主层 90为铜 (Cu)且厚度约为 35μιη, 远远大于 Πμιη
经过上述步骤, 即可得到一高导热电路基板 100, 其步骤与第一较佳实施 例的高导热电路基板 50大致相同, 其差异在于: 本实施例分别运用两种不同 种类的金属制成导电介层 84以及导电主层 90, 由此, 本实施例同样可以达到 相同的功效, 并提供了另一种实施形态。
必需加以说明的是, 本发明 b)步骤中, 也就是在金属基板 10表面形成绝 缘层 70的加工步骤中, 除了上述实施例中以阳极处理形成氧化铝外, 也可对 金属基板 10表面进行氮化处理, 形成氮化铝, 或对金属基板 10表面同时施加 氧化处理及氮化处理, 从而形成铝的氮氧化合物, 均有极好的高导热性。 另 夕卜, 本发明上述两实施例为成型具有整个导电层的基板, 若要形成特定电路 布局的基板, 可在步骤 c) 形成的中间介层及步骤 d)形成的导电层上均以 mask 侵蚀方式成型一预定图案,也可在步骤 d)的导电层上,再施加选自铣削、 mask 侵蚀中的一种方式成型一预定图案。
综上所述, 由以上实施例可知, 本发明经由上述步骤, 可由中间介层平 衡绝缘层与导电主层的物理特性, 以提高导电主层的附着度, 使高导热电路 基板具有较好的结构强度。 再者, 本发明再运用电化学技术进行导电主层的 后期制程, 能进一步提高制程速度。 另外, 本发明可以进一步提高导电层的 厚度, 具有较好的导电效果, 而且, 可利用本发明的整体散热基板具有较好 的导热效果。
本发明通过前述实施例所揭示的构成组件及方法步骤, 仅为举例说明, 并非用来限制本发明的专利保护范围, 本发明的保护范围仍应以权利要求书 所界定的范围为准, 其它等效组件或步骤的替代或变化, 均应包含在本申请 的专利保护范围内。 工业应用
本发明巧妙的在绝缘层上沉积一极薄的导电介层 (约 Ιμηι以下),耗费的 加工时间短, 再利用电镀方式快于物理或化学气相沉积法的特色, 在导电介 层的表面快速形成导电主层, 可以提高导电主层的成膜速度, 具有提高制程 速度的特色。 同时, 也可以提高导电主层的厚度达 35μηι以上, 远远大于所 要求的 13μηι的导电层厚度, 能够提高高导热电路基板的导电效果, 使高导 热电路基板具有较好的导电性。 并利用中间介层平衡绝缘层与导电主层的物 理特性, 提高导电主层的附着度, 使高导热电路基板具有较好的结构强度, 在对各项指标要求越来越高的电路板制作行业中将得到广泛应用。

Claims

权利要求
1、 一种高导热电路基板的制作方法, 其特征在于包含下列各步骤: a)提供一金属基板;
b)在所述金属基板表面形成一绝缘层;
c)所述绝缘层形成所述金属基板的氧化层, 所述氧化层表面形成一中间 介层;
d)在所述中间介层表面形成一导电主层。
2、 如权利要求 1所述高导热电路基板的制作方法, 其特征在于: 步骤 a) 中的所述金属基板, 为选自铝、 镁、 钛以及其合金所构成族群中的其中一种。
3、 如权利要求 1所述高导热电路基板的制作方法, 其特征在于: 步骤 b) 中的所述绝缘层, 是以电化学激化阳极处理形成, 利用草酸 (H2C204) 为工 作溶液, 预定工作电压为 260〜400Volts, 预定工作电流为 l〜6A/dm2
4、 如权利要求 1所述高导热电路基板的制作方法, 其特征在于: 步骤 b) 中的所述绝缘层, 为所述金属基板表面的化合物。
5、 如权利要求 1所述高导热电路基板的制作方法, 其特征在于: 步骤 c) 的所述中间介层, 按照形成顺序区分为一第一介层以及一导电介层, 所述第 一介层介于所述绝缘层与所述导电介层之间。
6、 如权利要求 5所述高导热电路基板的制作方法, 其特征在于: 步骤 c) 的所述第一介层, 为镁、 铝、 钛、 钒、 铬、 镍、 锆、 钼、 钨及其化合物。
7、 如权利要求 6所述高导热电路基板的制作方法, 其特征在于: 步骤 c) 的所述第一介层为氧化钛。
8、 如权利要求 5所述高导热电路基板的制作方法, 其特征在于: 步骤 c) 的所述导电介层, 为选自铝、 钴、 镍、 铜、 锌、 银、 锡、 铂以及金其中之一。
9、 如权利要求 5所述高导热电路基板的制作方法, 其特征在于: 步骤 d) 的所述导电主层形成于所述中间介层的导电介层表面。
10、 如权利要求 5所述高导热电路基板的制作方法, 其特征在于: 步骤 d) 的所述导电介层的厚度在 Ιμπι以下。
11、 如权利要求 1所述高导热电路基板的制作方法, 其特征在于: 步骤 d) 的所述导电主层, 为选自铝、 钴、 镍、 铜、 锌、 银、 锡、 铂以及金其中之一。
12、 如权利要求 1所述高导热电路基板的制作方法, 其特征在于: 步骤 d) 的所述导电主层的厚度在 13μιη以上。
13、 如权利要求 1所述高导热电路基板的制作方法, 其特征在于: 步骤 b) 的所述绝缘层以氮化处理形成, 为所述金属的氮化物。
14、 如权利要求 1所述高导热电路基板的制作方法, 其特征在于: 步骤 b) 的所述绝缘层, 为同时以氮化及氧化处理形成, 为所述金属的氮氧化合物。
15、 如权利要求 1所述高导热电路基板的制作方法, 其特征在于: 步骤 c) 的中间介层及步骤 d)的导电层均成型一预定图案。
16、 如权利要求 1所述高导热电路基板的制作方法, 其特征在于: 步骤 d) 的所述导电层, 选用铣削、 mask侵蚀其中的一种方式形成一预定图案。
17、 如权利要求 1所述高导热电路基板的制作方法, 其特征在于: 步骤 d) 所述在所述中间介层表面形成的所述导电主层是以电化学技术形成的。
18、 如权利要求 17所述高导热电路基板的制作方法, 其特征在于: 步骤 d) 的所述电化学技术为电镀技术。
PCT/CN2008/000733 2007-04-12 2008-04-10 Procédé de fabrication d'un substrat de circuit à conduction thermique élevée WO2008125010A1 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
CN200710095881XA CN101287334B (zh) 2007-04-12 2007-04-12 高导热电路基板的制作方法
CN200710095881.X 2007-04-12

Publications (1)

Publication Number Publication Date
WO2008125010A1 true WO2008125010A1 (fr) 2008-10-23

Family

ID=39863246

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/CN2008/000733 WO2008125010A1 (fr) 2007-04-12 2008-04-10 Procédé de fabrication d'un substrat de circuit à conduction thermique élevée

Country Status (2)

Country Link
CN (1) CN101287334B (zh)
WO (1) WO2008125010A1 (zh)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN102256440A (zh) * 2010-05-20 2011-11-23 姚富翔 铝基电路板、其制备方法与供该方法使用的电镀液
CN101887942A (zh) * 2010-06-07 2010-11-17 江苏鑫钻新材料科技有限公司 一种安装led的金属基板及其制造方法
CN102159024A (zh) * 2011-02-28 2011-08-17 任正义 铝基印制电路板及其制备方法
CN102256441A (zh) * 2011-05-23 2011-11-23 中山大学 一种导热铝基核心的金属基板及其制备方法
CN103327732B (zh) * 2013-06-09 2016-06-08 中山大学 一种高导热基板及其制备方法
KR20160094683A (ko) * 2015-02-02 2016-08-10 엘지이노텍 주식회사 차량용 음료수용장치
CN107369612A (zh) * 2017-07-14 2017-11-21 南通明芯微电子有限公司 一种芯片的制造方法

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS61156754A (ja) * 1984-12-27 1986-07-16 Matsushita Electric Ind Co Ltd 高熱伝導性金属ベ−スプリント基板
JPH01290279A (ja) * 1988-05-18 1989-11-22 Hitachi Chem Co Ltd 配線板及びその製造方法
CN1670947A (zh) * 2004-03-16 2005-09-21 私立逢甲大学 整合性散热基板及其制作方法

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4431710A (en) * 1981-01-22 1984-02-14 General Electric Company Laminate product of ultra thin copper film on a flexible aluminum carrier
US6379784B1 (en) * 1999-09-28 2002-04-30 Ube Industries, Ltd. Aromatic polyimide laminate
JP3964822B2 (ja) * 2003-05-07 2007-08-22 日東電工株式会社 回路付サスペンション基板の製造方法
CN101076223A (zh) * 2006-09-26 2007-11-21 蔡勇 铝基板磁控溅射金属化电路板及led照明器件

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS61156754A (ja) * 1984-12-27 1986-07-16 Matsushita Electric Ind Co Ltd 高熱伝導性金属ベ−スプリント基板
JPH01290279A (ja) * 1988-05-18 1989-11-22 Hitachi Chem Co Ltd 配線板及びその製造方法
CN1670947A (zh) * 2004-03-16 2005-09-21 私立逢甲大学 整合性散热基板及其制作方法

Also Published As

Publication number Publication date
CN101287334B (zh) 2010-09-15
CN101287334A (zh) 2008-10-15

Similar Documents

Publication Publication Date Title
WO2008125010A1 (fr) Procédé de fabrication d'un substrat de circuit à conduction thermique élevée
JP2007502536A (ja) 新規な金属ストリップ
JPH07283077A (ja) 薄膜コンデンサ
CN101135051A (zh) 金属或陶瓷基材金属化处理方法
TW201317131A (zh) 陶瓷基板上進行選擇性金屬化之方法
JP2001130986A (ja) 銅メッキセラミックス基板、及びそれを用いたペルチィエ素子、並びに銅メッキセラミックス基板の製造方法
WO2008125009A1 (fr) Substrat de circuit à conduction thermique élevée
JP2011228462A (ja) 薄膜キャパシタ
US8085523B2 (en) Method of manufacturing capacitor
JP2637804B2 (ja) メッキ付き基材
JP7201621B2 (ja) キャリア付銅箔
JP2023109954A (ja) 熱伝導及び電気絶縁のための装置
JP2007258714A (ja) 高温工程に適した絶縁構造体及びその製造方法
JP2003113494A (ja) 集積回路製造における改良された銅電気メッキ方法
KR100913309B1 (ko) 금속회로기판
US20110232950A1 (en) Substrate and method for manufacturing the same
US20080251282A1 (en) Highly thermally conductive circuit substrate
JP2012503303A (ja) 電子構成部分並びに製造方法
JP4779240B2 (ja) 金属膜およびその製造方法ならびに積層セラミック電子部品およびその製造方法
TW200841794A (en) Method of preparing highly thermally conductive circuit substrate
KR102606192B1 (ko) 구리 접합 질화물 기판용 구리 접합층 니켈 합금 조성물
JP2005281767A (ja) 高耐熱導電性薄膜の製造方法、該製造方法によって得られる高耐熱導電性薄膜、および積層膜、並びに該積層膜を備えるデバイス
US9458548B2 (en) Method for producing alumina template of nanorods, aluminia template, and nanorods
KR20100099380A (ko) 금속 인쇄회로기판의 원판 및 그 제조방법
JP2005294655A (ja) 導電層を表面に有する異形材の作製方法、及びヒートシンク

Legal Events

Date Code Title Description
DPE2 Request for preliminary examination filed before expiration of 19th month from priority date (pct application filed from 20040101)
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 08733936

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 08733936

Country of ref document: EP

Kind code of ref document: A1