WO2008120481A1 - 多層回路基板及び半導体装置 - Google Patents

多層回路基板及び半導体装置 Download PDF

Info

Publication number
WO2008120481A1
WO2008120481A1 PCT/JP2008/050524 JP2008050524W WO2008120481A1 WO 2008120481 A1 WO2008120481 A1 WO 2008120481A1 JP 2008050524 W JP2008050524 W JP 2008050524W WO 2008120481 A1 WO2008120481 A1 WO 2008120481A1
Authority
WO
WIPO (PCT)
Prior art keywords
circuit board
multilayered circuit
semiconductor device
transition temperature
glass transition
Prior art date
Application number
PCT/JP2008/050524
Other languages
English (en)
French (fr)
Inventor
Hironori Maruyama
Kensuke Nakamura
Toru Meura
Hiroshi Hirose
Original Assignee
Sumitomo Bakelite Company Limited
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from JP2007188945A external-priority patent/JP5194601B2/ja
Application filed by Sumitomo Bakelite Company Limited filed Critical Sumitomo Bakelite Company Limited
Priority to CN2008800106831A priority Critical patent/CN101647327B/zh
Priority to US12/593,749 priority patent/US8227703B2/en
Priority to KR1020097022226A priority patent/KR101396700B1/ko
Publication of WO2008120481A1 publication Critical patent/WO2008120481A1/ja

Links

Classifications

    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/46Manufacturing multilayer circuits
    • H05K3/4611Manufacturing multilayer circuits by laminating two or more circuit boards
    • H05K3/4626Manufacturing multilayer circuits by laminating two or more circuit boards characterised by the insulating layers or materials
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/12Mountings, e.g. non-detachable insulating substrates
    • H01L23/14Mountings, e.g. non-detachable insulating substrates characterised by the material or its electrical properties
    • H01L23/145Organic substrates, e.g. plastic
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/488Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
    • H01L23/498Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
    • H01L23/49827Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K1/00Printed circuits
    • H05K1/02Details
    • H05K1/11Printed elements for providing electric connections to or between printed circuits
    • H05K1/111Pads for surface mounting, e.g. lay-out
    • H05K1/112Pads for surface mounting, e.g. lay-out directly combined with via connections
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2201/00Indexing scheme relating to printed circuits covered by H05K1/00
    • H05K2201/06Thermal details
    • H05K2201/068Thermal details wherein the coefficient of thermal expansion is important
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K2203/00Indexing scheme relating to apparatus or processes for manufacturing printed circuits covered by H05K3/00
    • H05K2203/15Position of the PCB during processing
    • H05K2203/1536Temporarily stacked PCBs

Abstract

 本発明の多層回路基板は、複数組の導体回路層と絶縁層から形成され、ビア接続により導通接続したスルーホールを有するコア基板を含まない片面積層の多層回路基板であって、前記絶縁層のガラス転移温度が170°C以上であり、ガラス転移温度以下の線膨張係数が35ppm以下であり、弾性率が5GPa以上であることを特徴とする。
PCT/JP2008/050524 2007-04-03 2008-01-17 多層回路基板及び半導体装置 WO2008120481A1 (ja)

Priority Applications (3)

Application Number Priority Date Filing Date Title
CN2008800106831A CN101647327B (zh) 2007-04-03 2008-01-17 多层电路基板及半导体装置
US12/593,749 US8227703B2 (en) 2007-04-03 2008-01-17 Multilayered circuit board and semiconductor device
KR1020097022226A KR101396700B1 (ko) 2007-04-03 2008-01-17 다층 회로 기판 및 반도체 장치

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
JP2007097871 2007-04-03
JP2007-097871 2007-04-03
JP2007188945A JP5194601B2 (ja) 2006-07-20 2007-07-20 多層回路基板及び半導体装置
JP2007-188945 2007-07-20

Publications (1)

Publication Number Publication Date
WO2008120481A1 true WO2008120481A1 (ja) 2008-10-09

Family

ID=39808067

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/JP2008/050524 WO2008120481A1 (ja) 2007-04-03 2008-01-17 多層回路基板及び半導体装置

Country Status (1)

Country Link
WO (1) WO2008120481A1 (ja)

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2001277426A (ja) * 2000-03-28 2001-10-09 Matsushita Electric Works Ltd 金属箔張積層板及びこれへの非貫通孔の穿孔方法
JP2001279006A (ja) * 2000-03-30 2001-10-10 Mitsubishi Gas Chem Co Inc 高比誘電率プリプレグの製造方法
JP2005038906A (ja) * 2003-07-15 2005-02-10 Dainippon Printing Co Ltd コア層を持たない薄型の配線板

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2001277426A (ja) * 2000-03-28 2001-10-09 Matsushita Electric Works Ltd 金属箔張積層板及びこれへの非貫通孔の穿孔方法
JP2001279006A (ja) * 2000-03-30 2001-10-10 Mitsubishi Gas Chem Co Inc 高比誘電率プリプレグの製造方法
JP2005038906A (ja) * 2003-07-15 2005-02-10 Dainippon Printing Co Ltd コア層を持たない薄型の配線板

Similar Documents

Publication Publication Date Title
EP2066158A3 (en) Multilayer, thermally-stabilized substrate structures
WO2010002515A3 (en) Low-cost substrates having high-resistivity properties and methods for their manufacture
WO2010145907A3 (en) Methods and systems for fabrication of mems cmos devices
WO2007122550A3 (en) Semiconductor light emitting device with integrated electronic components
WO2011084216A3 (en) Substrate for integrated circuit devices including multi-layer glass core and methods of making the same
TWI260056B (en) Module structure having an embedded chip
WO2012000685A3 (de) Interposer und verfahren zur herstellung von löchern in einem interposer
WO2008105478A1 (ja) 配線基板、電気信号伝送システムおよび電子機器
MY152730A (en) Multilayer circuit board, insulating sheet, and semiconductor package using multilayer circuit board
WO2009028110A1 (ja) 多層配線基板および半導体装置
WO2011000360A3 (de) Elektronische vorrichtung
MY153947A (en) Laminate, circuit board and semiconductor device
WO2011084235A3 (en) Glass core substrate for integrated circuit devices and methods of making the same
WO2009082101A3 (en) Metal-clad laminate
WO2009037939A1 (ja) プリント配線板及びその製造方法
TW200513650A (en) Micro-electromechanical probe circuit film, method for making the same and applications thereof
WO2008057671A3 (en) Electronic device including a conductive structure extending through a buried insulating layer
ATE453311T1 (de) Leiterplatte mit zusätzlichen funktionalen elementen sowie herstellverfahren und anwendung
WO2008120705A1 (ja) 半導体装置
JP2017017238A5 (ja)
TW200715525A (en) Semiconductor integrated circuit device and method for manufacturing same
WO2009075079A1 (ja) 回路板、回路板の製造方法およびカバーレイフィルム
WO2012085472A3 (fr) Circuit imprime a substrat metallique isole
TW200642536A (en) Flexible circuit board
TW200608563A (en) Circuit device

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 200880010683.1

Country of ref document: CN

121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 08703379

Country of ref document: EP

Kind code of ref document: A1

WWE Wipo information: entry into national phase

Ref document number: 12593749

Country of ref document: US

NENP Non-entry into the national phase

Ref country code: DE

ENP Entry into the national phase

Ref document number: 20097022226

Country of ref document: KR

Kind code of ref document: A

122 Ep: pct application non-entry in european phase

Ref document number: 08703379

Country of ref document: EP

Kind code of ref document: A1