WO2007082902A1 - Reconfigurable integrated circuits with scalable architecture including one or more adders - Google Patents
Reconfigurable integrated circuits with scalable architecture including one or more adders Download PDFInfo
- Publication number
- WO2007082902A1 WO2007082902A1 PCT/EP2007/050467 EP2007050467W WO2007082902A1 WO 2007082902 A1 WO2007082902 A1 WO 2007082902A1 EP 2007050467 W EP2007050467 W EP 2007050467W WO 2007082902 A1 WO2007082902 A1 WO 2007082902A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- outputs
- inputs
- function blocks
- crossbar
- adder
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Ceased
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F15/00—Digital computers in general; Data processing equipment in general
- G06F15/76—Architectures of general purpose stored program computers
- G06F15/78—Architectures of general purpose stored program computers comprising a single central processing unit
- G06F15/7867—Architectures of general purpose stored program computers comprising a single central processing unit with reconfigurable architecture
Definitions
- Figure 3 illustrates a reconfigurable function block in further details, in accordance with one embodiment
- Figure 9 illustrates a reconfigurable function block with an adder, in accordance with various embodiments.
Landscapes
- Engineering & Computer Science (AREA)
- Computer Hardware Design (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Logic Circuits (AREA)
- Design And Manufacture Of Integrated Circuits (AREA)
- Semiconductor Integrated Circuits (AREA)
Priority Applications (3)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| EP07703964A EP1974285A1 (en) | 2006-01-17 | 2007-01-17 | Reconfigurable integrated circuits with scalable architecture including one or more adders |
| JP2008550752A JP2009524228A (ja) | 2006-01-17 | 2007-01-17 | 1つ以上の加算器を含む拡張可能なアーキテクチャを有する再設定可能な集積回路 |
| TW096101901A TW200805885A (en) | 2006-01-17 | 2007-01-18 | Reconfigurable integrated circuits with scalable architecture including one or more adders |
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US11/333,191 | 2006-01-17 | ||
| US11/333,191 US7274215B2 (en) | 2006-01-17 | 2006-01-17 | Reconfigurable integrated circuits with scalable architecture including one or more adders |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| WO2007082902A1 true WO2007082902A1 (en) | 2007-07-26 |
Family
ID=38109657
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| PCT/EP2007/050467 Ceased WO2007082902A1 (en) | 2006-01-17 | 2007-01-17 | Reconfigurable integrated circuits with scalable architecture including one or more adders |
Country Status (5)
| Country | Link |
|---|---|
| US (2) | US7274215B2 (enExample) |
| EP (1) | EP1974285A1 (enExample) |
| JP (1) | JP2009524228A (enExample) |
| TW (1) | TW200805885A (enExample) |
| WO (1) | WO2007082902A1 (enExample) |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP2962566A1 (en) * | 2008-10-31 | 2016-01-06 | Genentech, Inc. | Pyrazolopyrimidine jak inhibitor compounds and methods |
Families Citing this family (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| CN101404491B (zh) * | 2008-05-23 | 2012-03-28 | 雅格罗技(北京)科技有限公司 | 一种具有交叉链接的可编程互连网络的集成电路 |
| FR2933826B1 (fr) * | 2008-07-09 | 2011-11-18 | Univ Paris Curie | Reseau logique programmable, commutateur d'interconnexion et unite logique pour un tel reseau |
| US8245177B2 (en) * | 2008-10-30 | 2012-08-14 | Meta Systems | Crossbar structure with mechanism for generating constant outputs |
Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5436574A (en) | 1993-11-12 | 1995-07-25 | Altera Corporation | Universal logic module with arithmetic capabilities |
| EP0919938A2 (en) * | 1997-11-12 | 1999-06-02 | Quickturn Design Systems, Inc | Optimized emulation and prototyping architecture |
| WO2003032492A2 (en) * | 2001-10-04 | 2003-04-17 | M2000 | A reconfigurable integrated circuit with a scalable architecture |
Family Cites Families (12)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5452231A (en) * | 1988-10-05 | 1995-09-19 | Quickturn Design Systems, Inc. | Hierarchically connected reconfigurable logic assembly |
| US5550782A (en) | 1991-09-03 | 1996-08-27 | Altera Corporation | Programmable logic array integrated circuits |
| US5258668A (en) | 1992-05-08 | 1993-11-02 | Altera Corporation | Programmable logic array integrated circuits with cascade connections between logic modules |
| US6294928B1 (en) * | 1996-04-05 | 2001-09-25 | Altera Corporation | Programmable logic device with highly routable interconnect |
| US5631576A (en) | 1995-09-01 | 1997-05-20 | Altera Corporation | Programmable logic array integrated circuit devices with flexible carry chains |
| JP3616518B2 (ja) * | 1999-02-10 | 2005-02-02 | 日本電気株式会社 | プログラマブルデバイス |
| US6947882B1 (en) * | 1999-09-24 | 2005-09-20 | Mentor Graphics Corporation | Regionally time multiplexed emulation system |
| FR2850768B1 (fr) * | 2003-02-03 | 2005-11-18 | St Microelectronics Sa | Dispositif electronique configurable a granularite mixte |
| US7042248B1 (en) * | 2003-06-03 | 2006-05-09 | Altera Corporation | Dedicated crossbar and barrel shifter block on programmable logic resources |
| US7324537B2 (en) * | 2003-07-18 | 2008-01-29 | Intel Corporation | Switching device with asymmetric port speeds |
| JP4804829B2 (ja) * | 2005-08-24 | 2011-11-02 | 富士通株式会社 | 回路 |
| US7568064B2 (en) * | 2006-02-21 | 2009-07-28 | M2000 | Packet-oriented communication in reconfigurable circuit(s) |
-
2006
- 2006-01-17 US US11/333,191 patent/US7274215B2/en active Active
-
2007
- 2007-01-17 EP EP07703964A patent/EP1974285A1/en not_active Withdrawn
- 2007-01-17 WO PCT/EP2007/050467 patent/WO2007082902A1/en not_active Ceased
- 2007-01-17 JP JP2008550752A patent/JP2009524228A/ja not_active Withdrawn
- 2007-01-18 TW TW096101901A patent/TW200805885A/zh unknown
- 2007-08-17 US US11/840,848 patent/US7498840B2/en active Active
Patent Citations (3)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US5436574A (en) | 1993-11-12 | 1995-07-25 | Altera Corporation | Universal logic module with arithmetic capabilities |
| EP0919938A2 (en) * | 1997-11-12 | 1999-06-02 | Quickturn Design Systems, Inc | Optimized emulation and prototyping architecture |
| WO2003032492A2 (en) * | 2001-10-04 | 2003-04-17 | M2000 | A reconfigurable integrated circuit with a scalable architecture |
Non-Patent Citations (1)
| Title |
|---|
| SCOTT HAUCK: "The Roles of FPGA's in Reprogrammable Systems", PROCEEDINGS OF THE IEEE, IEEE. NEW YORK, US, vol. 86, no. 4, April 1998 (1998-04-01), pages 626 - 633, XP011044003, ISSN: 0018-9219 * |
Cited By (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| EP2962566A1 (en) * | 2008-10-31 | 2016-01-06 | Genentech, Inc. | Pyrazolopyrimidine jak inhibitor compounds and methods |
Also Published As
| Publication number | Publication date |
|---|---|
| US20070164783A1 (en) | 2007-07-19 |
| EP1974285A1 (en) | 2008-10-01 |
| US7274215B2 (en) | 2007-09-25 |
| TW200805885A (en) | 2008-01-16 |
| US20070279089A1 (en) | 2007-12-06 |
| JP2009524228A (ja) | 2009-06-25 |
| US7498840B2 (en) | 2009-03-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| CA2461540C (en) | A reconfigurable integrated circuit with a scalable architecture | |
| Lemieux et al. | Using sparse crossbars within LUT | |
| US6298472B1 (en) | Behavioral silicon construct architecture and mapping | |
| US9793898B2 (en) | Mixed-radix and/or mixed-mode switch matrix architecture and integrated circuit, and method of operating same | |
| US8543955B1 (en) | Apparatus and methods for time-multiplex field-programmable gate arrays | |
| JPH10233676A (ja) | 論理アレイブロック内でローカル相互接続ラインを配列する方法およびプログラマブル論理回路 | |
| CN109815545B (zh) | 基于寄存器重定时的多流水级时序电路再综合操作方法 | |
| CN110070182A (zh) | 适合人工智能的平台芯片及其制造和设计方法 | |
| US7498840B2 (en) | Reconfigurable integrated circuits with scalable architecture including one or more adders | |
| US7100141B1 (en) | Technology mapping technique for fracturable logic elements | |
| US8051238B2 (en) | On-chip bus architectures with interconnected switch points, semiconductor devices using the same and methods for communicating data in an on-chip bus architecture | |
| JP4576538B2 (ja) | 多次元のスイッチトポロジーを有する集積回路 | |
| US7768301B2 (en) | Reconfigurable integrated circuits with scalable architecture including a plurality of special function elements | |
| US7707532B1 (en) | Techniques for grouping circuit elements into logic blocks | |
| JP2005518749A (ja) | 埋込固定論理回路を有するプログラマブル・ゲートアレイのフロア計画 | |
| US8595668B1 (en) | Circuits and methods for efficient clock and data delay configuration for faster timing closure | |
| JP2004289007A (ja) | クロック配線、クロックレイアウトシステム及びクロックレイアウト方法 | |
| CN105718679A (zh) | 一种fpga的资源布局方法及装置 | |
| Jara-Berrocal et al. | VAPRES: A virtual architecture for partially reconfigurable embedded systems | |
| CN1280892C (zh) | 可编程逻辑器件结构 | |
| US6373288B1 (en) | Method of implementing clock trees in synchronous digital electronic circuits, and a programmable delay buffer stage therefor | |
| Chen et al. | High-level modeling and synthesis for embedded FPGAs | |
| JP3433025B2 (ja) | モジュール配置方法 | |
| US8438522B1 (en) | Logic element architecture for generic logic chains in programmable devices | |
| CN115952759B (zh) | Fpga布局方法、装置、电子设备和存储介质 |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| 121 | Ep: the epo has been informed by wipo that ep was designated in this application | ||
| WWE | Wipo information: entry into national phase |
Ref document number: 2008550752 Country of ref document: JP Ref document number: 2007703964 Country of ref document: EP |
|
| NENP | Non-entry into the national phase |
Ref country code: DE |
|
| WWP | Wipo information: published in national office |
Ref document number: 2007703964 Country of ref document: EP |