WO1990015509A1 - Analyse video cinematique - Google Patents

Analyse video cinematique Download PDF

Info

Publication number
WO1990015509A1
WO1990015509A1 PCT/US1990/003237 US9003237W WO9015509A1 WO 1990015509 A1 WO1990015509 A1 WO 1990015509A1 US 9003237 W US9003237 W US 9003237W WO 9015509 A1 WO9015509 A1 WO 9015509A1
Authority
WO
WIPO (PCT)
Prior art keywords
marker
amplitude
pixel
image
image line
Prior art date
Application number
PCT/US1990/003237
Other languages
English (en)
Inventor
Gary L. Engle
Original Assignee
Loredan Biomedical, Inc.
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Loredan Biomedical, Inc. filed Critical Loredan Biomedical, Inc.
Publication of WO1990015509A1 publication Critical patent/WO1990015509A1/fr

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06TIMAGE DATA PROCESSING OR GENERATION, IN GENERAL
    • G06T7/00Image analysis
    • G06T7/20Analysis of motion
    • G06T7/246Analysis of motion using feature-based methods, e.g. the tracking of corners or segments
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06VIMAGE OR VIDEO RECOGNITION OR UNDERSTANDING
    • G06V10/00Arrangements for image or video recognition or understanding
    • G06V10/20Image preprocessing
    • G06V10/24Aligning, centring, orientation detection or correction of the image
    • G06V10/245Aligning, centring, orientation detection or correction of the image by locating a pattern; Special marks for positioning
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06VIMAGE OR VIDEO RECOGNITION OR UNDERSTANDING
    • G06V40/00Recognition of biometric, human-related or animal-related patterns in image or video data
    • G06V40/20Movements or behaviour, e.g. gesture recognition
    • G06V40/23Recognition of whole body movements, e.g. for sport training
    • G06V40/25Recognition of walking or running movements, e.g. gait recognition

Definitions

  • This invention relates to motion analysis systems and, more particularly, to an apparatus for analyzing a body having an illuminated marker placed thereon.
  • infrared light emitting diodes are placed on anatomical sites on a patient. The diodes are turned on in sequence by a host computer and sensed by a camera. However, reflections of the radiation emitted by the diodes off walls, etc., tend to confound the acquisition system. Furthermore, the patient is forced to be cabled to the system, and this inhibits mobility. Some systems use telemetry to turn on the diodes. However, telemetry systems typically are not a reliable means of information transfer.
  • illuminated markers are placed on anatomical sites on a patient, and an image preprocessor derives the marker information from a scanned image of the patient.
  • the markers are detected by comparing the amplitude value of each pixel in the image scan lines to a threshold value.
  • the amplitude of a pixel exceeds the threshold value, the position of the pixel in the scan line is saved so that the marker may be reproduced by a master CPU on a display screen and used in the motion analysis algorithms.
  • measurement resolution is often inadequate .tor clinical gait studies in part because a pixel with an amplitude barely greater than the threshold value is processed the same as pixel values which greatly exceed the threshold value.
  • the raw data must typically be processed by the master CPU, operation is overly complex, slow, and frequently requires a trained technician in most settings.
  • a camera converts an image of a body having illuminated markers placed thereon into a plurality of image frames.
  • Each image frame comprises a plurality of image lines, and each image line comprises a plurality of pixels.
  • An image preprocessor receives the plurality of image lines and detects the occurrence of each, marker in each image line. This is done by comparing each pixel amplitude value to a threshold value and indicating when the pixel amplitude value exceeds the threshold value.
  • an offset value representing the difference between the pixel amplitude value and the threshold value is added to a running total of amplitude values for the detected marker.
  • the offset value is used to calculate the moment value for each pixel in each marker based on the position of the pixel in the scan line. The calculated moment value is added to a running total of moment values for the detected marker.
  • the amplitude and moment sums for each series of pixels for each marker in each image line are passed to a signal processor which groups the amplitude and moment sums for each marker together.
  • the grouped values are used to calculate a centroid value for each marker. Centroid calculation is performed in real time and the resulting values are provided to a master CPU for further processing.
  • Figure 1 is a block diagram of a video motion analysis system according to the present invention.
  • Figure 2 is a block diagram of a particular embodiment of the image preprocessor of Figure 1 according to the present invention.
  • Figure 3 is a block diagram of a particular embodiment of the analog processing unit of Figure 2 according to the present invention.
  • Figure 4 is a block diagram of a particular embodiment of the digital compression circuit of Figure 2 according to the present invention.
  • Figure 5 is a block diagram of a particular embodiment of the temporary storage circuit of Figure 2 according to the present invention.
  • FIG 6 is a block diagram of a particular embodiment of the digital signal processor of Figure 2 according to the present invention.
  • Figure l is block diagram of a video motion analysis (VMA) system 10 according to the present invention.
  • VMA system 10 includes a camera 14 for converting an image of a body 18 having a plurality of illuminated (e.g. retroreflective) markers 22 placed thereon into a plurality of image frames. Each image frame comprises a plurality of image lines, and each image line comprises a plurality of pixels.
  • Camera 14 communicates each image line to a preprocessor 26, a video cassette recorder (VCR) 30 and a video titler 34 over a bus 38.
  • VCR video cassette recorder
  • Preprocessor 26 locates each marker 22, calculates the position and centroid of each marker in real time, and passes the position and centroid data to a master CPU 42 over a bus 46. For real time monitoring of marker detection, preprocessor 26 communicates conditioned image data to video titler 34 over bus 38. VCR 30 is optionally provided for permanently storing copies of the image. VCR 30 may communicate the image data to preprocessor 26 and video titler 34 over bus 38 for processing and/or playback at a later time.
  • CPU 42 is an IBM model 30/286 computer.
  • CPU 42 formats the centroid data for a video overlay and communicates the formatted data to video titler 34 over a bus 54.
  • the overlay image may comprise a stick figure of body 18 or some other desired image.
  • Video titler 34 thereafter superimposes the overlay image on the conditioned image data from preprocessor 26 and communicates the composite image to a video monitor 58 over a bus 62. This allows real time confirmation of proper thresholding and centroid calculation.
  • CPU 42 stores the centroid information so that the overlay images may be processed and played back at a later time.
  • FIG. 2 is a more detailed block diagram of preprocessor 26.
  • Preprocessor 26 includes an analog processing circuit 66, a digital compression circuit 70, a temporary storage circuit 74, a digital signal processing circuit (DSP) 78, and a CPU interface 82.
  • Analog processing circuit 66 receives camera video data from bus 38 on a camera input line 86; VCR video data from bus 38 on a VCR input line 90; mode select signals from DSP 78 over a mode bus 94; and video select signals from digital compression circuit 70 over a video select line 98.
  • Analog processing circuit 66 conditions and digitizes the analog video input and provides digital video information to digital compression circuit 70 over a digital video bus 102; video sync information to digital compression circuit 70 and DSP 78 over a sync bus 106; and pixel clock pulses to digital compression circuit 70 over a pixel clock line 110.
  • Analog processing circuit 66 provides internally generated sync information to bus 38 over a sync line 114 for controlling the operation of VCR 30 in playback mode.
  • analog processing circuit 66 provides conditioned video signals to bus 38 (and hence video titler 34) over a video out bus 116.
  • the conditioned video signals comprise the original input video with or without the markers and the region of interest (ROI) highlighted.
  • Digital compression circuit 70 receives the video information from analog processing circuit 66 over digital video bus 102; the video sync information from analog processing circuit 66 over sync bus 106; the pixel clock pulses from analog processing circuit 66 over pixel clock line 110; the mode signals from DSP 78 on mode bus 94; threshold value signals from DSP 78 over a threshold bus 118; ROIX signals from DSP circuit 78 over a ROIX line 122; and ROIY signals from DSP circuit 78 over a ROIY line 126.
  • the signals on ROIX line 122 and ROIY line 126 define where digital compression circuit 70 looks for markers. When the signal on either of these lines is inactive, the input video data is not processed.
  • Digital compression circuit detects the pixels within the ROI, indicated by the signals on ROIX line 122 and ROIY line 126, that exceed the amplitude threshold indicated by the signals on threshold bus 118. This indicates the occurrence of a marker in the image. Digital compression circuit then encodes the pixel amplitudes into quantities that can be used by DSP 78 to calculate centroids of pixel groups.
  • the quantities calculated by digital compression circuit 70 include an amplitude sum, a moment sum, a marker length, a Y value, and an X-end value (i.e. the horizontal end-of-marker position) . These values are communicated to temporary storage circuit 74 over a temp data bus 146.
  • digital compression circuit 70 provides a marker here signal to temporary storage circuit 74 over a line 150 for informing temporary storage circuit 74 that there is marker data to be stored, and temporary storage circuit 74 provides a marker ACK signal on a line 154 to digital compression unit 70 when the marker information has been stored.
  • Temporary storage circuit 74 provides signals on a data select bus 156 to control which values are communicated from digital compression circuit 70 at any given time.
  • Temporary storage circuit 74 buffers the data provided by digital compression circuit 70 so that the data flow can be handled by DSP circuit 78.
  • the data stored in temporary storage circuit 74 is communicated to DSP circuit 78 over a DSP data bus 158.
  • Temporary storage circuit 74 indicates when data is available on DSP data bus 158 using signals on a ready line 162.
  • DSP circuit 78 acknowledges the receipt of data from temporary storage circuit 74 by signals provided on a T-ACK line 166.
  • DSP circuit 78 receives a package of marker information from temporary storage circuit 74, groups the data for each marker together, and calculates a centroid for each marker. The centroid data then may be communicated to CPU interface 82 over a bus 172 and thereafter to CPU 42 over bus 46.
  • Figure 3 is a more detailed block diagram of analog processing circuit 66.
  • Analog processing circuit 66 includes a source multiplexer 180 which receives mode signals on mode bus 94, camera data on camera input line 86, and VCR data on VCR input line 90.
  • Source MUX 180 selects the data from one of camera input line 86 or VCR input line 90 in response to signals on mode bus 94 and communicates the selected data on a selected data bus 184 to a sync separator 188 and to a DC restore circuit 192.
  • Sync separator 188 derives the sync information off the composite video input and provides the sync information on video sync bus 106.
  • Sync separator 188 includes a sync generator for generating sync information when desired. Whether or not sync separator 188 derives the sync signals from the composite videos or generates its own sync signals is determined by the signals received on mode bus 94. The derived sync information is used when the source cannot be synchronized externally (e.g. a VCR) .
  • DC restore circuit 192 insures that the incoming video is at the proper DC level even if it has been AC coupled. This is done by sampling the video at the back porch (i.e. the region between the synchronizing pulse trailing edge and the blanking pulse trailing edge) and using the sample data as a reference to be subtracted from the video for the upcoming horizontal line.
  • the restored video is communicated to a color trap circuit 196 over a bus 200 and to a multiplexer 220 over a bus 202.
  • Color trap circuit 196 includes a notch filter for providing a 20 dB reduction at the color sub-carrier frequency. This is particularly useful if the source camera is an NTSC or similar color camera wherein there is color information at 3.58MHz which may interfere with the amplitude detection of markers.
  • Alias filter 212 is a three pole low pass passive filter that reduces the bandwidth of the source signal prior to digitization. This filter is optional and is used primarily for noise suppression.
  • the filtered data is communicated to an A/D converter 216 over a bus 206.
  • A/D converter 216 is a Samsung KSX 3100 converter which has DC restore circuit 212 integrally formed therewith, so a separate DC restore circuit 192 is unnecessary * A/D converter 216 provides the digitized video on digital video bus 102. Additionally, A/D converter 216 provides analog video with burst information added (from sync bus 106) to multiplexer 220 over a bus 224. Multiplexer 220 selects from among DC restored input video received over bus 202, analog video with color burst received over bus 224, marker color highlight information received over a bus 228, and ROI highlight information over a bus 232. The selection is made in response to the signals received over video select line 98. The selected data is output to bus 38 for real time monitoring of the image data.
  • Analog processing circuit 66 also includes a pixel clock generator 236 for generating the pixel clock pulses on pixel clock line 110.
  • FIG. 4 is a more detailed block diagram of digital compression circuit 70.
  • Digital compression circuit 70 comprises a threshold detector 250 for detecting the occurrence of each marker in the incoming video data; an amplitude accumulator 254 for summing offset amplitude values for each pixel in each marker; a moment accumulator 258 for summing the moment values for each pixel in each marker; a length counter 262 for counting the length of each marker on each image line; an X counter 266 for counting the X location of each pixel along each image line; a Y counter 270 for counting which image line is being processed; and a logic unit 274.
  • Logic unit 274 controls the operation of the other components and provides the appropriate hand shake signals to temporary storage circuit 74.
  • Threshold detector 250 receives the digital video over digital video bus 102 and the threshold amplitude value over threshold bus 118 and compares each pixel in each image line to the threshold value. When a given pixel amplitude exceeds the threshold value, a marker flag signal is provided on a marker flag bus 278 to logic unit 274. Threshold detector 250 calculates the difference between the pixel amplitude and the threshold value to produce an offset amplitude value which is provided to amplitude accumulator 254 and moment accumulator 258 over an amplitude bus 282. The accumulators 254, 258 and length counter 262 are enabled by logic unit 274 using signals received over a control bus 286.
  • Logic unit 274 insures that only markers detected within the region of interest, as determined by the signals received on ROIX line 122 and ROIY line 126, are processed. If enabled, amplitude accumulator 254, moment accumulator 258 and length counter 262 begin and continue operation as long as the marker flag is being provided from threshold detector 250 over bus 278. Amplitude accumulator 254 sums the offset amplitude value for each pixel, whereas moment accumulator 256 sums the product of the offset amplitude value with the value of X counter 266 received over a bus 290. Logic unit 274 provides signals on video select line 98 to analog processing circuit 66 so that each marker and region of interest may be appropriately highlighted on monitor 58.
  • the marker flag signal on bus 278 is negated for indicating to logic unit 274 that the end of a marker on a particular line has been detected.
  • a signal is provided on marker here line 150 for informing temporary storage circuit 74 that digital compression circuit 70 has marker data to transfer.
  • amplitude accumulator 254, moment accumulator 258, length counter 262, X counter 266, and Y counter 270 are transferred to temporary storage circuit 74 over a temp data bus 294 in response to multiplexing signals received over a data select bus 298.
  • temporary storage circuit 74 After temporary storage circuit 74 has stored the marker data, it communicates the acknowledgement signal over marker ACK line 154.
  • FIG. 5 is a more detailed block diagram of temporary storage circuit 74.
  • Temporary storage circuit 74 comprises a fifo memory 304 and a fifo control circuit 308.
  • Fifo 304 stores the amplitude, moment, length, X and Y values received over temp data bus 294 and subsequently communicates these values to DSP circuit 78 over DSP data bus 158.
  • fifo 304 is a IK by 9 fifo memory for buffering the data between digital compression circuit 70 and DSP circuit 78. The speed of fifo 304 determines the minimum time between marker endings, because all the values in the holding registers should be stored before they are loaded again at the end of the next marker.
  • Fifo control circuit 308 receives the marker here signals on marker here line 150 and the pixel clock signals on pixel clock line 110 and controls the operation of fifo 304 using signals communicated to fifo 304 over a fifo control bus 314.
  • the data select signals are provided on data select line 298 for sequencing; through the holding registers in digital compression circuit 70.
  • the acknowledgement signal is generated on marker ACK line 154, and fifo control circuit 308 generates a ready signal on a ready line 318 for informing DSP circuit 78 that fifo 304 has data to be processed.
  • FIG. 6 is a more detailed block diagram of DSP circuit 78.
  • DSP circuit 78 comprises a DSP processor, which in this embodiment is part number DSP 56001 from Motorola Inc.
  • a data RAM 334 provides working storage for DSP 330 (in addition to the on chip data RAM within DSP 330) .
  • a program RAM 338 provides the programming for DSP 330, and a bootstrap ROM 342 provides the initialization program for DSP 330.
  • An ROIX generator 346 and an ROIY generator 350 receive the video sync information over bus 106 and ROI control information from CPU 42 over CPU interface bus 172.
  • ROIX generator 346 and ROIY generator generate the appropriate ROIX and ROIY signals over ROIX line 122 and ROIY line 126, respectively.
  • DSP circuit 78 communicates with CPU interface 82 and CPU 42 over CPU interface bus 172. In operation, camera 14 converts an image of body
  • Analog processing circuit 66 digitizes each pixel in each image line and provides the pixel data to digital compression circuit 70.
  • Digital compression circuit 70 compares each pixel with the threshold value received over threshold bus 118 and, if a pixel amplitude value exceeds the threshold, begins accumulating the offset amplitude and moment values for each pixel. This continues as long as the pixel amplitudes exceed the threshold. When a pixel amplitude no longer exceeds the threshold, the end of a marker on the current image line has been reached and digital compression circuit 70 generates a signal on marker here line 150 to temporary storage circuit 74.
  • Temporary storage circuit 74 thereafter stores the marker data in fifo 304 and acknowledges the storage operation to digital compression circuit 70 by a signal on marker ACK line 154.
  • temporary storage circuit 74 produces a signal on ready line 162 to DSP circuit 78 for informing DSP circuit 78 that there is marker data to be processed.
  • DSP circuit 78 takes the amplitude, moment, and length values for each marker in each line, and, with the aid of the X-end values from X counter 266 and the Y values from Y counter 270, groups the marker data for a plurality of image lines together and calculates the centroid for each marker.
  • the algorithm used for calculating the centroid once markers have been grouped together is as follows:
  • Xc _ Yc ⁇ ⁇ SMy ⁇ SMy where-all summations ( ⁇ ) are done over the vertical extent (y) of the marker group.
  • SXMy is the x moment accumulation of the marker for each line
  • y is the line number of the marker
  • SMy is the amplitude accumulation of the marker for each line.
  • Xc and Yc are the centroid values sent to the host.
  • the normalization factor ( ⁇ SMy) may be included with the centroid values if desired.
  • centroid data is sent to the host (e.g. on a DMA channel) while it is being calculated.
  • processed centroid information from the host may be sent back to the DSP for filtering or reconstruction, then sent back to the host for further processing or display. Consequently, the scope of the invention should not be limited except as described in the claims.

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Multimedia (AREA)
  • Theoretical Computer Science (AREA)
  • Computer Vision & Pattern Recognition (AREA)
  • Health & Medical Sciences (AREA)
  • General Health & Medical Sciences (AREA)
  • Psychiatry (AREA)
  • Social Psychology (AREA)
  • Human Computer Interaction (AREA)
  • Image Analysis (AREA)

Abstract

Dans un système d'analyse vidéo de cinématique une caméra convertit une image d'un corps qui porte des marqueurs lumineux en une pluralité d'images individuelles. Un préprocesseur (26) reçoit la pluralité de lignes d'image et détecte la présence de chaque marqueur dans chaque ligne lorsque l'amplitude des pixels dépasse un seuil, une valeur de décalage qui représente la différence entre la valeur de seuil et ladite amplitude de pixels étant ajoutée à un total cumulé de valeurs du marqueur détecté. De même, le décalage est utilisé pour calculer le moment de chaque pixel dans chaque marqueur, sur la base de la position du pixel dans une ligne. Le moment calculé est ajouté à un total cumulé du marqueur détecté. Les sommes d'amplitude et de moment de chaque série de pixels de chaque marqueur dans chaque ligne sont transmises à un processeur qui regroupe les sommes d'amplitude et de moment de chaque marqueur. Les valeurs regroupées sont utilisées pour calculer la valeur centroïdale de chaque marqueur en temps réel, le résultat étant fourni à une unité de traitement centrale.
PCT/US1990/003237 1989-06-07 1990-06-07 Analyse video cinematique WO1990015509A1 (fr)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US36273589A 1989-06-07 1989-06-07
US362,735 1989-06-07

Publications (1)

Publication Number Publication Date
WO1990015509A1 true WO1990015509A1 (fr) 1990-12-13

Family

ID=23427330

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1990/003237 WO1990015509A1 (fr) 1989-06-07 1990-06-07 Analyse video cinematique

Country Status (2)

Country Link
DE (1) DE4091054T (fr)
WO (1) WO1990015509A1 (fr)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0439334A2 (fr) * 1990-01-24 1991-07-31 Fujitsu Limited Système d'analyse de mouvement
WO1998039739A1 (fr) * 1997-03-03 1998-09-11 Qualisys Ab Traitement des donnees
EP0895190A2 (fr) * 1997-07-18 1999-02-03 Artwings Co., Ltd. Système de détection de mouvement

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4219847A (en) * 1978-03-01 1980-08-26 Canadian Patents & Development Limited Method and apparatus of determining the center of area or centroid of a geometrical area of unspecified shape lying in a larger x-y scan field
US4843460A (en) * 1986-10-20 1989-06-27 Etat Francais Electro- optical device and process for real time measurement of the motion of a mobile rigid structure under the influence of a fluid

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4219847A (en) * 1978-03-01 1980-08-26 Canadian Patents & Development Limited Method and apparatus of determining the center of area or centroid of a geometrical area of unspecified shape lying in a larger x-y scan field
US4843460A (en) * 1986-10-20 1989-06-27 Etat Francais Electro- optical device and process for real time measurement of the motion of a mobile rigid structure under the influence of a fluid

Cited By (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0439334A2 (fr) * 1990-01-24 1991-07-31 Fujitsu Limited Système d'analyse de mouvement
EP0439334A3 (en) * 1990-01-24 1992-07-22 Fujitsu Limited Motion analysis system
US5459793A (en) * 1990-01-24 1995-10-17 Fujitsu Limited Motion analysis system
WO1998039739A1 (fr) * 1997-03-03 1998-09-11 Qualisys Ab Traitement des donnees
EP0895190A2 (fr) * 1997-07-18 1999-02-03 Artwings Co., Ltd. Système de détection de mouvement
EP0895190A3 (fr) * 1997-07-18 2001-01-17 Artwings Co., Ltd. Système de détection de mouvement
US6377626B1 (en) 1997-07-18 2002-04-23 Artwings Co., Ltd. Motion data preparation system

Also Published As

Publication number Publication date
DE4091054T (fr) 1992-04-23

Similar Documents

Publication Publication Date Title
US5072294A (en) Method and apparatus for analyzing a body having a marker located thereon
US7016466B2 (en) Automatic x-ray detection for intra-oral dental x-ray imaging apparatus
US6312382B1 (en) Method and apparatus for extracting cardiac information from acoustic information acquired with an ultrasound device
JP2765674B2 (ja) データ供給装置
JPH1166317A (ja) 顔映像の目位置検出装置及び方法
US11238590B2 (en) Dynamic image processing apparatus
US20140193082A1 (en) Image processing apparatus and method
JP2000285223A (ja) 転倒検知装置
WO1990015509A1 (fr) Analyse video cinematique
EP0479621A2 (fr) Méthode et appareil de sélection d'information vidéo
US6094152A (en) Algorithm for A/D window control for electronic portal image acquisition in a radiotherapy system
JP4069412B2 (ja) 画像処理装置
JPH1186002A (ja) 画像処理装置及び被介護者観測装置
JPH0584237A (ja) X線画像処理装置
JPS596042A (ja) 画像処理装置
JPH0514898A (ja) 画像監視装置
JP2020142018A (ja) 動態画像解析システム及び動態画像処理装置
JP3603069B2 (ja) X線画像装置
JP3086338B2 (ja) 物体検知システム
WO2023284746A1 (fr) Procédé et système d'acquisition d'image radiographique, machine à rayons x et support de stockage
JP2929030B2 (ja) デジタル放射線画像の撮影体位判別装置
JPS6392336A (ja) X線診断装置
JPH01142872A (ja) 画像処理装置
JP2912629B2 (ja) 移動物体の自動追尾装置
JP3407621B2 (ja) X線画像装置

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): DE

RET De translation (de og part 6b)

Ref document number: 4091054

Country of ref document: DE

Date of ref document: 19920423

WWE Wipo information: entry into national phase

Ref document number: 4091054

Country of ref document: DE