WO1990009680A1 - Interline transfer ccd image sensing device with electrode structure for each pixel - Google Patents
Interline transfer ccd image sensing device with electrode structure for each pixel Download PDFInfo
- Publication number
- WO1990009680A1 WO1990009680A1 PCT/US1990/000608 US9000608W WO9009680A1 WO 1990009680 A1 WO1990009680 A1 WO 1990009680A1 US 9000608 W US9000608 W US 9000608W WO 9009680 A1 WO9009680 A1 WO 9009680A1
- Authority
- WO
- WIPO (PCT)
- Prior art keywords
- pixel
- charge
- electrode
- ccd
- image sensor
- Prior art date
Links
- 229910021420 polycrystalline silicon Inorganic materials 0.000 claims abstract description 16
- 229920005591 polysilicon Polymers 0.000 claims abstract description 15
- 230000004888 barrier function Effects 0.000 claims abstract description 9
- 239000003990 capacitor Substances 0.000 claims description 6
- 239000004020 conductor Substances 0.000 claims description 6
- 150000002500 ions Chemical class 0.000 claims description 3
- 239000002131 composite material Substances 0.000 claims description 2
- 229910052751 metal Inorganic materials 0.000 claims description 2
- 239000002184 metal Substances 0.000 claims description 2
- 229910021332 silicide Inorganic materials 0.000 claims description 2
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 claims description 2
- 241000742170 Mosia Species 0.000 claims 1
- 229910008484 TiSi Inorganic materials 0.000 claims 1
- 230000008878 coupling Effects 0.000 claims 1
- 238000010168 coupling process Methods 0.000 claims 1
- 238000005859 coupling reaction Methods 0.000 claims 1
- 239000010410 layer Substances 0.000 description 13
- 238000003384 imaging method Methods 0.000 description 7
- 239000004065 semiconductor Substances 0.000 description 5
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical group [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 4
- 229910052796 boron Inorganic materials 0.000 description 3
- 238000000034 method Methods 0.000 description 3
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 2
- 238000010276 construction Methods 0.000 description 2
- 238000001514 detection method Methods 0.000 description 2
- 238000005468 ion implantation Methods 0.000 description 2
- 229910052698 phosphorus Inorganic materials 0.000 description 2
- 239000011574 phosphorus Substances 0.000 description 2
- 239000000758 substrate Substances 0.000 description 2
- 229910016006 MoSi Inorganic materials 0.000 description 1
- 241000935372 Tisias Species 0.000 description 1
- 229910052782 aluminium Inorganic materials 0.000 description 1
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 1
- 229910021417 amorphous silicon Inorganic materials 0.000 description 1
- 125000004429 atom Chemical group 0.000 description 1
- 238000005229 chemical vapour deposition Methods 0.000 description 1
- 239000002019 doping agent Substances 0.000 description 1
- 238000002513 implantation Methods 0.000 description 1
- 239000012535 impurity Substances 0.000 description 1
- 238000002955 isolation Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 229910052750 molybdenum Inorganic materials 0.000 description 1
- 230000003647 oxidation Effects 0.000 description 1
- 238000007254 oxidation reaction Methods 0.000 description 1
- 125000004437 phosphorous atom Chemical group 0.000 description 1
- 238000005381 potential energy Methods 0.000 description 1
- 230000000063 preceeding effect Effects 0.000 description 1
- 239000002356 single layer Substances 0.000 description 1
- 238000004544 sputter deposition Methods 0.000 description 1
- 229910001887 tin oxide Inorganic materials 0.000 description 1
- 229910052721 tungsten Inorganic materials 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/762—Charge transfer devices
- H01L29/765—Charge-coupled devices
- H01L29/768—Charge-coupled devices with field effect produced by an insulated gate
- H01L29/76833—Buried channel CCD
- H01L29/76841—Two-Phase CCD
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
- H01L27/14—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate including semiconductor components sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation
- H01L27/144—Devices controlled by radiation
- H01L27/146—Imager structures
- H01L27/148—Charge coupled imagers
- H01L27/14831—Area CCD imagers
Definitions
- This invention relates to image sensing devices and, more particularly, to interline transfer charge coupled imagers.
- photogenerated charge is collected at a photocharge 0 collecting site or node (pixel) on a pn junction or under the gate of a photocapacitor, for a period of time and then transferred into a charge coupled register to be detected by an output circuit.
- photocharge 0 collecting site or node (pixel) on a pn junction or under the gate of a photocapacitor, for a period of time and then transferred into a charge coupled register to be detected by an output circuit.
- Electrodes 20 and 30 composed respectively of first and second levels polycrystalline silicon (poly-1 and poly—2)
- this vertical shift register is composed of buried channel 40, overlapping electrodes 20 and 30 which are connected to vertical clock ⁇ -, and overlapping 35 poly-1 and poly-2 electrodes 50 and 60 which are connected to vertical clock ⁇ 2 - These electrodes are separated from the substrate semiconductor 70 by an insulating layer 80.
- the regions 65 beneath electrodes 30 and 60 are ion implanted to provide a potential energy difference between regions 25 and 26, controlled by the ⁇ , clock, and between regions 55 and 56, controlled by the ⁇ 2 clock.
- the imaging device is operated in an interlaced mode where a first field of photocharge from imaging sites or pixels on, say, odd numbered rows of photosites, is read out and, subsequently, sites on even numbered rows are read out as a second field. For example, all photosites addressed by the . clock are read out, and then as the second field, those addressed by the ⁇ clocks, are read out.
- the design requires two electrodes for each row of imaging pixels or sites. These electrodes are patterned from two layers of doped polysilicon deposited at two different times.
- first level of polysilicon poly-1
- second level of polysilicon poly-2
- Such a structure is subject to yield limitations due to short circuits, caused by photomasking imperfections, between electrodes of either the first or second levels of polysilicon. Such short circuits can cause severe loss of image information or result in total inoperability of the device. Disclosure of the Invention
- an interline transfer type area image sensor leaving an array of columns and rows of separate pixels and wherein charge collected in a pixel is transferred into a CCD, such CCD comprising a series of overlapping electrodes, with each electrode being formed from a single level of conductor, each pixel being associated with only one electrode, separate voltage clocks connected to alternate electrodes, an ion implanted barrier being formed under an edge region of each electrode, and means for transferring charge from each pixel into a region under its corresponding electrode.
- FIG. 1 is a plan view of a typical prior art imaging device
- FIG. 2 is a fragmentary, partially schematic vertical section view through a semiconductor device, taken along the lines A-A of FIG. 1 further illustrating the prior art construction;
- FIGS. 3a-3c are plan views illustrating various stages in the construction of an embodiment of the present invention.
- FIGS. 4a—4c are fragmentary, partially schematic cross-sectional views taken along the lines A -A , B-B, and C-C of FIG. 3c, respectfully;
- FIG. 5 is a fragmentary, partially schematic cross—section of another embodiment of the present invention.
- a semiconductor substrate 100 is provided with channel stop regions 110 and buried channel regions 120 as shown in plan view in FIG. 3a.
- an insulating oxide 125 is grown over the semiconductor surface and a single layer or level of polysilicon 130 is deposited and patterned.
- a barrier region is provided in regions 140 by methods such as described by Losee et al. in U.S. Patent 4,613,402. The barrier region 140 is provided under the edge of electrode 130.
- an insulating layer of oxide is then grown over the polysilicon conductor 130 and a second barrier region 160 is provided by ion implantation of appropriate dopant atoms.
- a second layer of polysilicon conductor is deposited and patterned to form electrodes 170.
- the barrier region 160 is thus provided under the edge of electrode 160.
- Regions 180 and 190, which are not covered with the polysilicon electrodes are then implanted with appropriate impurities to form an array of imaging sites of photodiode pixels for collection of photogenerated charge. Adjacent electrodes are connected to different voltage clocks. As shown in Fig. 4b, electrode 170 is connected to clock ⁇ ? and electrode 130 is connected to clock ⁇ .
- Operation of the device is as follows: Light incident on the photosites 180 and 190 is absorbed and generates electron—hole pairs. The photogenerated electrons are collected by the electronic fields surrounding sites 180 and 190. At the end of a period of time, a positive voltage is applied to one of the electrodes, for example electrode 130, and the photocharge from region 180 is transferred to the storage region under said electrode, region 121 of FIG. 4b in this case. Electrodes 130 and 170 are then clocked to sequentially transfer photocharges from all such photosites 180 to charge detection circuitry. Subsequently, the second field of photosites, 190 are read out by applying a positive voltage to electrode 170, thus transferring photocharge to the storage region 122, under said electrode 170.
- FIG. 5 is a cross—section through the alternate embodiment corresponding to the lines C—C indicated in FIG. 3c.
- the imaging charge collection regions of the device, 180 and 190 are connected to capacitor plates 200 through a conducting pillar 210.
- a conducting pillar was fabricated as described by Raley et al., J . Electrochemical Soc. 135. 2640 (1988).
- the capacitor plates were covered with a photoconducting layer 220 composed of amorphous silicon and top electrode, layer 230, of transparent conducting induim-tin oxide. Photogenerated charge generated in the photoconducting layer 20 is transferred across the photoconductive layer 220 to the capacitor plates 200 and then transferred to the charge collecting regions 180 via pillars 210. Charge in region 180 is then transferred to the vertical shift register and read out as described in the preceeding paragraph. Subsequently, the second field, regions 190, is read out in a similar manner.
- the conductive electrodes 130 and 170 and capacitor plates 200 can be composed of composite layers of polysilicon covered with a metal silicide selected from the group consisting of WSi , MoSi A, TiSiA, W, Mo, or Ta.
- n—type semiconductor doped to approximately 30 ohm-cm resistivity was implanted with boron atoms with a dose of 1.0E+12 cm**-2, which were subsequently diffused to a depth of thickness of approximately 3.5 ⁇ m.
- Channel stop barrier regions were formed by implantation of boron with a dose of 1.0E+13 cm**-2, and subsequently growing an oxide of thickness approximately 400 nm. An additional oxidation and subsequent etch—back reduced this oxide to a thickness of approximately 250 nm.
- a transfer channel region was formed by ion implantation of phosphorus atoms, with a total does 3.25E+12 cm**-2, and transfer gate oxide approximately 50 nm thick, were grown in the charge transfer region and over the photodiode regions.
- a polysilicon electrode and edge aligned boron implanted barrier region was then formed according to procedures described by Losee et al., U.S. Patent 4,613,402, and phosphorus was implanted into the photodiode region with a dose of 7.0E+-12 cm**—2.
- a thin oxide layer was grown at a temperature of 950 C, in a wet ambient, for approximately 10 minutes, and a layer of approximate composition Si 3 and thickness approximately 200 nm was deposited by sputtering and patterned to form an opaque shield over the CCD shift registers and openings over the photodiodes.
- An insulating layer was deposited by chemical vapor deposition, consisting of approximately 100 nm undoped oxide covered by 500 nm of oxide doped with approximately 4 wt% boron and 4 wt% phosphorus. The device was subsequently annealed in an inert ambient for 30 minutes at a temperature of 1000 C, contact openings are etched and an aluminum interconnect pattern was fabricated.
- the present invention discloses an area image sensor in which a single polysilicon electrode constructed from a single level or layer of conductor is associated with each row of pixels. Such a simplification of the structure allows a relaxation of design tolerances and results in a more manufacturable device.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Ceramic Engineering (AREA)
- Electromagnetism (AREA)
- Solid State Image Pick-Up Elements (AREA)
- Transforming Light Signals Into Electric Signals (AREA)
Abstract
In interline transfer type are image sensors wherein photogenerated charge is transferred from a pixel into a charge coupled device (CCD) or shift register. The CCD structure is typically composed of two or more overlapping levels of polysilicon electrodes associated with each row of pixels. In accordance with invention, a CCD with simplified structure and hence improved manufacturability is described. The CCD utilizes ion implanted barrier regions, which may be self-aligned such as described by Losee et al. U.S. Patent 4,613,402, to produce a device with single polysilicon electrode associated with each pixel.
Description
INTERLINE TRANSFER CCD IMAGE SENSING DEVICE WITH ELECTRODE STRUCTURE FOR EACH PIXEL Technical Field
This invention relates to image sensing devices and, more particularly, to interline transfer charge coupled imagers. Background Art
In interline transfer imaging devices, photogenerated charge is collected at a photocharge 0 collecting site or node (pixel) on a pn junction or under the gate of a photocapacitor, for a period of time and then transferred into a charge coupled register to be detected by an output circuit. In an area array of such photocharge collection sites it is
15 necessary to transfer the collected photocharge, first to a vertical shift register and then to a horizontal shift register, finally, reaching a charge sensitive detector or amplifier. In prior art, such as disclosed in Kami ura et al, U.S. Patent
20 4,772,565, for example, and indicated schematically in FIGS. 1 and 2, a given row of pixels 10 is addressed by application of a voltage to electrodes 20 and 30, composed respectively of first and second levels polycrystalline silicon (poly-1 and poly—2)
■--' and, which are both connected to the same vertical clock, _. Upon application of a voltage, photocharge is transferred to a buried channel 40 of the vertical shift register. Electrical isolation between photodiodes and the vertical shift register is provided by a channel stop region 15, also indicated in FIG. 1. As shown in FIG. 2, this vertical shift register is composed of buried channel 40, overlapping electrodes 20 and 30 which are connected to vertical clock Φ-, and overlapping 35 poly-1 and poly-2 electrodes 50 and 60 which are connected to vertical clock Φ2- These electrodes are separated from the substrate
semiconductor 70 by an insulating layer 80. The regions 65 beneath electrodes 30 and 60 are ion implanted to provide a potential energy difference between regions 25 and 26, controlled by the Φ, clock, and between regions 55 and 56, controlled by the Φ2 clock. The imaging device is operated in an interlaced mode where a first field of photocharge from imaging sites or pixels on, say, odd numbered rows of photosites, is read out and, subsequently, sites on even numbered rows are read out as a second field. For example, all photosites addressed by the . clock are read out, and then as the second field, those addressed by the Φ~ clocks, are read out. Overall, the design requires two electrodes for each row of imaging pixels or sites. These electrodes are patterned from two layers of doped polysilicon deposited at two different times. They are often referred to as first level of polysilicon (poly-1) and a second level of polysilicon (poly-2). Such a structure is subject to yield limitations due to short circuits, caused by photomasking imperfections, between electrodes of either the first or second levels of polysilicon. Such short circuits can cause severe loss of image information or result in total inoperability of the device. Disclosure of the Invention
It is an object of this invention to provide an interline transfer type image sensor with simplified design which is more tolerant of the short circuits between ρoly-1 and poly-2 for each pixel site.
This object is achieved by an interline transfer type area image sensor leaving an array of columns and rows of separate pixels and wherein charge collected in a pixel is transferred into a CCD, such CCD comprising a series of overlapping electrodes, with each electrode being formed from a
single level of conductor, each pixel being associated with only one electrode, separate voltage clocks connected to alternate electrodes, an ion implanted barrier being formed under an edge region of each electrode, and means for transferring charge from each pixel into a region under its corresponding electrode. Brief Description of the Drawings
FIG. 1 is a plan view of a typical prior art imaging device;
FIG. 2 is a fragmentary, partially schematic vertical section view through a semiconductor device, taken along the lines A-A of FIG. 1 further illustrating the prior art construction; FIGS. 3a-3c are plan views illustrating various stages in the construction of an embodiment of the present invention;
FIGS. 4a—4c are fragmentary, partially schematic cross-sectional views taken along the lines A -A , B-B, and C-C of FIG. 3c, respectfully; and
FIG. 5 is a fragmentary, partially schematic cross—section of another embodiment of the present invention.
Modes of Carrying Out the Invention With reference to FIGS. 3a—c and 4a—c, a semiconductor substrate 100 is provided with channel stop regions 110 and buried channel regions 120 as shown in plan view in FIG. 3a. As shown in FIG. 3b and FIG. 4b, an insulating oxide 125 is grown over the semiconductor surface and a single layer or level of polysilicon 130 is deposited and patterned. A barrier region is provided in regions 140 by methods such as described by Losee et al. in U.S. Patent 4,613,402. The barrier region 140 is provided under the edge of electrode 130. Turning now to FIG. 3c and FIG. 4c, an insulating layer of oxide is then grown over the polysilicon conductor 130 and a second
barrier region 160 is provided by ion implantation of appropriate dopant atoms. A second layer of polysilicon conductor is deposited and patterned to form electrodes 170. The barrier region 160 is thus provided under the edge of electrode 160. Regions 180 and 190, which are not covered with the polysilicon electrodes are then implanted with appropriate impurities to form an array of imaging sites of photodiode pixels for collection of photogenerated charge. Adjacent electrodes are connected to different voltage clocks. As shown in Fig. 4b, electrode 170 is connected to clock Φ? and electrode 130 is connected to clock Φ.
Operation of the device is as follows: Light incident on the photosites 180 and 190 is absorbed and generates electron—hole pairs. The photogenerated electrons are collected by the electronic fields surrounding sites 180 and 190. At the end of a period of time, a positive voltage is applied to one of the electrodes, for example electrode 130, and the photocharge from region 180 is transferred to the storage region under said electrode, region 121 of FIG. 4b in this case. Electrodes 130 and 170 are then clocked to sequentially transfer photocharges from all such photosites 180 to charge detection circuitry. Subsequently, the second field of photosites, 190 are read out by applying a positive voltage to electrode 170, thus transferring photocharge to the storage region 122, under said electrode 170. Again electrodes 130 and 170 are clocked to sequentially transfer photocharges from all such photosites 190 to charge detection circuitry. In this way, charges associated with the field of pixels 180 is read out by first clocking only a single electrode 130 with a positive voltage and the field of pixels 190 is read out by clocking only electrode 170 with a positive
voltage. It is, of course, understood that the above description is that of an n—channel device. An analogous description of a p—channel device could be made wherein voltages are of reversed polarity and photo—generated holes are collected and transferred. An alternative embodiment of this invention is shown schematically in FIG. 5. FIG. 5 is a cross—section through the alternate embodiment corresponding to the lines C—C indicated in FIG. 3c. In this alternative embodiment the imaging charge collection regions of the device, 180 and 190 are connected to capacitor plates 200 through a conducting pillar 210. Such a conducting pillar was fabricated as described by Raley et al., J . Electrochemical Soc. 135. 2640 (1988). The capacitor plates were covered with a photoconducting layer 220 composed of amorphous silicon and top electrode, layer 230, of transparent conducting induim-tin oxide. Photogenerated charge generated in the photoconducting layer 20 is transferred across the photoconductive layer 220 to the capacitor plates 200 and then transferred to the charge collecting regions 180 via pillars 210. Charge in region 180 is then transferred to the vertical shift register and read out as described in the preceeding paragraph. Subsequently, the second field, regions 190, is read out in a similar manner.
The conductive electrodes 130 and 170 and capacitor plates 200 can be composed of composite layers of polysilicon covered with a metal silicide selected from the group consisting of WSi , MoSi A, TiSiA, W, Mo, or Ta.
Example
An n—type semiconductor doped to approximately 30 ohm-cm resistivity was implanted with boron atoms with a dose of 1.0E+12 cm**-2, which were subsequently diffused to a depth of thickness of
approximately 3.5 μm. Channel stop barrier regions were formed by implantation of boron with a dose of 1.0E+13 cm**-2, and subsequently growing an oxide of thickness approximately 400 nm. An additional oxidation and subsequent etch—back reduced this oxide to a thickness of approximately 250 nm. A transfer channel region was formed by ion implantation of phosphorus atoms, with a total does 3.25E+12 cm**-2, and transfer gate oxide approximately 50 nm thick, were grown in the charge transfer region and over the photodiode regions. A polysilicon electrode and edge aligned boron implanted barrier region was then formed according to procedures described by Losee et al., U.S. Patent 4,613,402, and phosphorus was implanted into the photodiode region with a dose of 7.0E+-12 cm**—2. A thin oxide layer was grown at a temperature of 950 C, in a wet ambient, for approximately 10 minutes, and a layer of approximate composition Si3 and thickness approximately 200 nm was deposited by sputtering and patterned to form an opaque shield over the CCD shift registers and openings over the photodiodes. An insulating layer was deposited by chemical vapor deposition, consisting of approximately 100 nm undoped oxide covered by 500 nm of oxide doped with approximately 4 wt% boron and 4 wt% phosphorus. The device was subsequently annealed in an inert ambient for 30 minutes at a temperature of 1000 C, contact openings are etched and an aluminum interconnect pattern was fabricated. Subsequently, a color filter array was applied according to procedures described by Pace et al. in European Patent EP 249991 A. The pixel dimensions of this device were 8.6 nm, horizontally, by 6.8 μm vertically. Industrial Applicability and Advantages
The present invention discloses an area image sensor in which a single polysilicon electrode
constructed from a single level or layer of conductor is associated with each row of pixels. Such a simplification of the structure allows a relaxation of design tolerances and results in a more manufacturable device.
Claims
1. An interline transfer type area image sensor having an array of columns and rows of separate pixels and wherein charge collected in a pixel is transferred into a CCD, such CCD characterized by a series of overlapping electrodes, with each electrode being formed from a single level of conductor, separate voltage clocks connected to alternate electrodes, each pixel being associated with only one electrode, an ion implanted barrier region being formed under an edge of each electrode, and means for transferring charge from each pixel into a region under its corresponding electrode.
2. An image sensor device as in claim 1 wherein the conductor of each electrode is formed of doped polysilicon.
3. An image sensor device as in claim 1 wherein said electrodes are composed of composite layers of polysilicon and a metal silicide selected from the group consisting of WSi A, MoSiA, TiSi x» W» Mo> or Ta-
4. An image sensor device as in claim 1 where each pixel includes a photodiode.
5. An image sensor device as in claim 1 wherein each pixel comprises a photoconducting layer, a capacitor plate connected to such photoconducting layer, a charge collecting region, and a conducting pillar coupling the capacitor to the charge collecting region such that photogenerated charge produced in the photoconducting layer is transferred to the charge collecting region, whereby such charge is subsequently transferred into the CCD.
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
DE69033565T DE69033565T2 (en) | 1989-02-10 | 1990-01-06 | Interline transfer type image sensor with an electrode structure for each pixel |
EP90903674A EP0409970B1 (en) | 1989-02-10 | 1990-01-06 | Interline transfer ccd image sensing device with electrode structure for each pixel |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US07/309,646 US4908518A (en) | 1989-02-10 | 1989-02-10 | Interline transfer CCD image sensing device with electrode structure for each pixel |
US309,646 | 1989-02-10 |
Publications (1)
Publication Number | Publication Date |
---|---|
WO1990009680A1 true WO1990009680A1 (en) | 1990-08-23 |
Family
ID=23199067
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
PCT/US1990/000608 WO1990009680A1 (en) | 1989-02-10 | 1990-01-06 | Interline transfer ccd image sensing device with electrode structure for each pixel |
Country Status (5)
Country | Link |
---|---|
US (1) | US4908518A (en) |
EP (1) | EP0409970B1 (en) |
JP (1) | JPH03505028A (en) |
DE (1) | DE69033565T2 (en) |
WO (1) | WO1990009680A1 (en) |
Cited By (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1992014265A2 (en) * | 1991-02-08 | 1992-08-20 | Eastman Kodak Company | Charge-coupled device (ccd) image sensor |
EP0504852A1 (en) * | 1991-03-20 | 1992-09-23 | Sony Corporation | Charge transfer device |
WO1992022092A1 (en) * | 1991-06-07 | 1992-12-10 | Eastman Kodak Company | Ccd electrode structure for image sensors |
DE4425360A1 (en) * | 1993-08-18 | 1995-02-23 | Gold Star Electronics | Charge-coupled device and method for producing thereof |
DE19810072B4 (en) * | 1997-06-17 | 2005-09-08 | Hynix Semiconductor Inc., Ichon | Solid state image sensor with vertical CCDs |
Families Citing this family (24)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5245452A (en) * | 1988-06-24 | 1993-09-14 | Matsushita Electronics Corporation | Active matric drive liquid crystal display device using polycrystalline silicon pixel electrodes |
US5063449A (en) * | 1988-11-18 | 1991-11-05 | Kabushiki Kaisha Toshiba | Solid-state image sensor employing a gate and diode for bias charge injection |
US5288651A (en) * | 1989-11-09 | 1994-02-22 | Kabushiki Kaisha Toshiba | Method of making semiconductor integrated circuit device including bipolar transistors, MOS FETs and CCD |
US5235198A (en) * | 1989-11-29 | 1993-08-10 | Eastman Kodak Company | Non-interlaced interline transfer CCD image sensing device with simplified electrode structure for each pixel |
JP3100624B2 (en) * | 1989-11-29 | 2000-10-16 | イーストマン コダック カンパニー | Non-interlaced interline transfer CCD image sensor with simple electrode structure for each pixel |
US5051832A (en) * | 1990-02-12 | 1991-09-24 | Eastman Kodak Company | Selective operation in interlaced and non-interlaced modes of interline transfer CCD image sensing device |
US5040071A (en) * | 1990-03-21 | 1991-08-13 | Eastman Kodak Company | Image sensor having multiple horizontal shift registers |
WO1991015875A1 (en) * | 1990-04-04 | 1991-10-17 | Eastman Kodak Company | Two phase ccd for interline image sensor |
US5070380A (en) * | 1990-08-13 | 1991-12-03 | Eastman Kodak Company | Transfer gate for photodiode to CCD image sensor |
WO1992021151A2 (en) * | 1991-05-10 | 1992-11-26 | Q-Dot, Inc. | HIGH-SPEED PERISTALTIC CCD IMAGER WITH GaAs FET OUTPUT |
US5235649A (en) * | 1991-06-13 | 1993-08-10 | Videk Corporation | Cigarette inspection method |
TW218426B (en) * | 1992-05-11 | 1994-01-01 | Samsung Electronics Co Ltd | |
WO1995020825A1 (en) * | 1994-01-31 | 1995-08-03 | Scientific Imaging Technologies, Inc. | Charge-coupled device array for spectroscopic detection |
US5432335A (en) * | 1994-03-14 | 1995-07-11 | Princeton Instruments, Inc. | Charge-coupled device for spectroscopic detection |
US5625210A (en) * | 1995-04-13 | 1997-04-29 | Eastman Kodak Company | Active pixel sensor integrated with a pinned photodiode |
US5825840A (en) * | 1996-04-23 | 1998-10-20 | Eastman Kodak Company | Interline sensor employing photocapacitor gate |
US6320617B1 (en) | 1995-11-07 | 2001-11-20 | Eastman Kodak Company | CMOS active pixel sensor using a pinned photo diode |
US6297070B1 (en) | 1996-12-20 | 2001-10-02 | Eastman Kodak Company | Active pixel sensor integrated with a pinned photodiode |
US5903021A (en) * | 1997-01-17 | 1999-05-11 | Eastman Kodak Company | Partially pinned photodiode for solid state image sensors |
US6057586A (en) * | 1997-09-26 | 2000-05-02 | Intel Corporation | Method and apparatus for employing a light shield to modulate pixel color responsivity |
FR2771217B1 (en) * | 1997-11-14 | 2000-02-04 | Thomson Csf | SEMICONDUCTOR DEVICE WITH CHARGE TRANSFER |
US6492694B2 (en) | 1998-02-27 | 2002-12-10 | Micron Technology, Inc. | Highly conductive composite polysilicon gate for CMOS integrated circuits |
US6995795B1 (en) | 2000-09-12 | 2006-02-07 | Eastman Kodak Company | Method for reducing dark current |
JP2005166825A (en) * | 2003-12-01 | 2005-06-23 | Matsushita Electric Ind Co Ltd | Charge transfer device |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3995302A (en) * | 1973-05-07 | 1976-11-30 | Fairchild Camera And Instrument Corporation | Transfer gate-less photosensor configuration |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4228445A (en) * | 1977-10-27 | 1980-10-14 | Texas Instruments Incorporated | Dual plane well-type two-phase ccd |
JPS54114922A (en) * | 1978-02-27 | 1979-09-07 | Nec Corp | Two dimentional pick up element and its drive |
US4229752A (en) * | 1978-05-16 | 1980-10-21 | Texas Instruments Incorporated | Virtual phase charge transfer device |
JPS6033345B2 (en) * | 1979-06-08 | 1985-08-02 | 日本電気株式会社 | Charge transfer imaging device and its driving method |
JPS5875382A (en) * | 1981-07-20 | 1983-05-07 | Sony Corp | Solid-state image pickup device |
US4613402A (en) * | 1985-07-01 | 1986-09-23 | Eastman Kodak Company | Method of making edge-aligned implants and electrodes therefor |
US4772565A (en) * | 1986-05-21 | 1988-09-20 | Kabushiki Kaisha Toshiba | Method of manufacturing solid-state image sensor |
-
1989
- 1989-02-10 US US07/309,646 patent/US4908518A/en not_active Expired - Lifetime
-
1990
- 1990-01-06 WO PCT/US1990/000608 patent/WO1990009680A1/en active IP Right Grant
- 1990-01-06 JP JP2503725A patent/JPH03505028A/en active Pending
- 1990-01-06 DE DE69033565T patent/DE69033565T2/en not_active Expired - Fee Related
- 1990-01-06 EP EP90903674A patent/EP0409970B1/en not_active Expired - Lifetime
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3995302A (en) * | 1973-05-07 | 1976-11-30 | Fairchild Camera And Instrument Corporation | Transfer gate-less photosensor configuration |
Non-Patent Citations (3)
Title |
---|
PATENT ABSTRACTS OF JAPAN vol. 12, no. 369 (E-665)(3216) 04 October 1988 & JP-A-63 120463 (MATSUSHITA) 24 May 1988, see the whole document * |
PATENT ABSTRACTS OF JAPAN vol. 8, no. 231 (E-274)(1668) 24 October 1984 & JP-A-59 113661 (SANYO) 30 June 1984, see the whole document * |
PATENT ABSTRACTS OF JAPAN vol. 8, no. 239 (E-276)(1676) 02 November 1984 & JP-A-59 119760 (TOSHIBA) 11 July 1984, see the whole document * |
Cited By (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1992014265A2 (en) * | 1991-02-08 | 1992-08-20 | Eastman Kodak Company | Charge-coupled device (ccd) image sensor |
WO1992014265A3 (en) * | 1991-02-08 | 1992-10-29 | Eastman Kodak Co | Charge-coupled device (ccd) image sensor |
EP0504852A1 (en) * | 1991-03-20 | 1992-09-23 | Sony Corporation | Charge transfer device |
WO1992022092A1 (en) * | 1991-06-07 | 1992-12-10 | Eastman Kodak Company | Ccd electrode structure for image sensors |
DE4425360A1 (en) * | 1993-08-18 | 1995-02-23 | Gold Star Electronics | Charge-coupled device and method for producing thereof |
DE19810072B4 (en) * | 1997-06-17 | 2005-09-08 | Hynix Semiconductor Inc., Ichon | Solid state image sensor with vertical CCDs |
Also Published As
Publication number | Publication date |
---|---|
JPH03505028A (en) | 1991-10-31 |
EP0409970A1 (en) | 1991-01-30 |
US4908518A (en) | 1990-03-13 |
DE69033565D1 (en) | 2000-07-13 |
EP0409970B1 (en) | 2000-06-07 |
DE69033565T2 (en) | 2001-02-08 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US4908518A (en) | Interline transfer CCD image sensing device with electrode structure for each pixel | |
US5235198A (en) | Non-interlaced interline transfer CCD image sensing device with simplified electrode structure for each pixel | |
US4774557A (en) | Back-illuminated semiconductor imager with charge transfer devices in front surface well structure | |
EP0491922B1 (en) | Antiblooming structure for solid-state image sensor | |
JPH0271532A (en) | High dynamic range charge coupling device | |
JPH1070263A (en) | Solid state image sensor | |
US7102185B2 (en) | Lightshield architecture for interline transfer image sensors | |
US4796072A (en) | Solid-state imaging device with potential barriers between pixels | |
KR20000048221A (en) | Solid state image sensor and method for fabricating the same | |
US5256891A (en) | CCD electrode structure for image sensors | |
KR100397517B1 (en) | Solid-state image sensor and method of fabricating the same | |
US4866497A (en) | Infra-red charge-coupled device image sensor | |
US5491354A (en) | Floating gate charge detection node | |
US5142346A (en) | Floating gate JFET image sensor | |
JP3100624B2 (en) | Non-interlaced interline transfer CCD image sensor with simple electrode structure for each pixel | |
JP2877047B2 (en) | Solid-state imaging device | |
JP3176300B2 (en) | Solid-state imaging device and manufacturing method thereof | |
CA1049652A (en) | Charge-coupled area array | |
JP4332917B2 (en) | Solid-state image sensor | |
WO1991015875A1 (en) | Two phase ccd for interline image sensor | |
JP2723854B2 (en) | Solid-state imaging device and manufacturing method thereof | |
JP3590944B2 (en) | Charge-coupled semiconductor device | |
JPH0337316B2 (en) | ||
JPS6320385B2 (en) | ||
JPH03259570A (en) | Solid-state image sensing device and manufacture thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AK | Designated states |
Kind code of ref document: A1 Designated state(s): JP |
|
AL | Designated countries for regional patents |
Kind code of ref document: A1 Designated state(s): AT BE CH DE DK ES FR GB IT LU NL SE |
|
WWE | Wipo information: entry into national phase |
Ref document number: 1990903674 Country of ref document: EP |
|
WWP | Wipo information: published in national office |
Ref document number: 1990903674 Country of ref document: EP |
|
WWG | Wipo information: grant in national office |
Ref document number: 1990903674 Country of ref document: EP |