US6496077B2 - Phase detector for automatically controlling offset current and phase locked loop including the same - Google Patents
Phase detector for automatically controlling offset current and phase locked loop including the same Download PDFInfo
- Publication number
- US6496077B2 US6496077B2 US09/838,024 US83802401A US6496077B2 US 6496077 B2 US6496077 B2 US 6496077B2 US 83802401 A US83802401 A US 83802401A US 6496077 B2 US6496077 B2 US 6496077B2
- Authority
- US
- United States
- Prior art keywords
- output terminal
- signal
- current
- current source
- output
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Fee Related
Links
- 230000004044 response Effects 0.000 claims abstract description 15
- 230000008878 coupling Effects 0.000 claims 3
- 238000010168 coupling process Methods 0.000 claims 3
- 238000005859 coupling reaction Methods 0.000 claims 3
- 238000010586 diagram Methods 0.000 description 8
- 230000000630 rising effect Effects 0.000 description 7
- 239000004065 semiconductor Substances 0.000 description 6
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000002411 adverse Effects 0.000 description 1
- 238000004891 communication Methods 0.000 description 1
- 230000000593 degrading effect Effects 0.000 description 1
- 230000003111 delayed effect Effects 0.000 description 1
- 230000015654 memory Effects 0.000 description 1
- 238000000034 method Methods 0.000 description 1
- 229920000729 poly(L-lysine) polymer Polymers 0.000 description 1
- 238000010408 sweeping Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/085—Details of the phase-locked loop concerning mainly the frequency- or phase-detection arrangement including the filtering or amplification of its output signal
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03L—AUTOMATIC CONTROL, STARTING, SYNCHRONISATION OR STABILISATION OF GENERATORS OF ELECTRONIC OSCILLATIONS OR PULSES
- H03L7/00—Automatic control of frequency or phase; Synchronisation
- H03L7/06—Automatic control of frequency or phase; Synchronisation using a reference signal applied to a frequency- or phase-locked loop
- H03L7/08—Details of the phase-locked loop
- H03L7/10—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range
- H03L7/104—Details of the phase-locked loop for assuring initial synchronisation or for broadening the capture range using an additional signal from outside the loop for setting or controlling a parameter in the loop
Definitions
- the present invention relates generally to a phase-locked loop (PLL) and, more particularly, to a phase detector for self-controlling offset current: and to a PLL including the same.
- PLL phase-locked loop
- Semiconductor devices that operate in synchronization with an external clock, such as semiconductor memories or central processing units (CPUs), generate an internal clock using a clock buffer-and a clock driver.
- the internal clock is delayed a predetermined period of time in comparison to the external clock, thus degrading high frequency operating characteristics of such semiconductor devices.
- an access time period required to output data after an external clock has been input is always longer than a time period required to generate an internal clock after the external clock has been generated, thus adversely affecting the speed of a semiconductor memory device.
- a PLL is required to accurately synchronize an internal clock with an external clock.
- a PLL is a nonlinear analog device that uses a negative feedback loop to make the phase difference between an input signal and an output signal smaller or, preferably, approximately equal to zero.
- the phase difference between both signals becomes smaller and smaller, which also makes the frequency of both signals equal.
- PLLs are widely used as an indispensable interface for clock synchronization in high-speed communication systems or semiconductor memory systems.
- FIG. 1 is a block diagram of a conventional PLL.
- the PLL includes a phase detector (PD) 3 , a loop filter 5 , and a voltage controlled oscillator (VCO) 7 .
- PD phase detector
- VCO voltage controlled oscillator
- the PD 3 senses a phase difference between an external clock MODOUT and an internal clock MIXOUT output from the VCO 7 and outputs a current signal PDOUT corresponding to the phase difference to the loop filter 5 .
- the loop filter 5 outputs a DC component that excludes an AC component in response to the output signal PDOUT of the PD 3 .
- the VCO 7 outputs the internal clock MIXOUT in response to the output signal of the loop filter S.
- FIG. 2 is the circuit diagram of the PD 3 shown in FIG. 1 .
- the PD 3 includes a Gilbert multiplier cell or Gilbert core block 11 .
- the mixer-type PD 3 using the Gilbert core block 11 has a drawback in that it cannot reduce the difference in frequency between an external clock MODout and an internal clock MIXout when the phase is out of lock.
- an offset current source 10 continuously outputs a constant offset current to node n 3 that is proportional to a reference; current signal Iref from an initial operation of the PLL, thus sweeping down the frequency of the internal clock to be in lock with the external clock and controlling the locking time.
- phase detector and a phase-locked loop (PLL) including the same.
- the phase detector (and PLL) locks phase quickly and steadily while reducing unnecessary offset current.
- a phase detector that includes a Gilbert Cell, a converter, a variable current source, and a variable current source controller.
- the Gilbert cell includes a Gilbert core block for outputting a signal proportional to a phase difference between first and second input signals to a first output terminal, and a current source for determining a current flowing in the first output terminal.
- the current source is controlled by a reference current signal.
- the converter outputs a current to a second output terminal in response to the signal output from the first output terminal.
- the variable current source varies the current output to the second output terminal.
- the variable current source controller controls the variable current source in response to the first and second input signals.
- variable current source controller includes a counter for outputting a number of first edges of the first input signal that exist between first edges of first and second clock pulses of the second input signal. Moreover, it is preferable if the variable current source outputs a current proportional to an output signal of the variable current source controller and the reference current signal.
- FIG. 1 is a block diagram showing a conventional phase-locked loop
- FIG. 2 is a circuit diagram showing the phase detector of FIG. 1;
- FIG. 3 is a circuit diagram showing a phase detector, according to an illustrative embodiment of the present invention.
- FIG. 4 is a timing diagram showing input and output waveforms of the phase detector of FIG. 3, according to an illustrative embodiment of the present invention.
- FIG. 3 is a circuit diagram showing a phase detector (PD) 20 , according to an illustrative embodiment of the present invention.
- the phase detector (PD) 20 includes a Gilbert core block 31 , a converter 33 , a variable current source 30 , a switch S 2 , and a variable current source controller 40 .
- the Gilbert core block 31 includes a pair of emitter-coupled transistors Q 39 and Q 41 collectively referred to as a “driver transistor” or a “lower transistor”, and a pair of cross-coupled emitter-coupled transistor pairs Q 31 and Q 33 , and Q 35 and Q 37 , which are collectively referred to as an “upper transistor”, a “switch”, or “an active mixer transistor”.
- the PD 20 further includes a current source 35 comprised of a current mirror.
- the current mirror includes transistors Q 45 and Q 43 .
- the transistor Q 45 has a collector coupled to the emitters of the pair of emitter-coupled transistors Q 39 and Q 41 and an emitter coupled to a ground voltage.
- the transistor Q 43 has a collector, to which a reference current signal Iref is input, and a base and a collector coupled to the base of the transistor Q 45 .
- the converter 33 includes a plurality of current mirrors. That is, since the current I 1 flowing in the node n 5 is mirrored to a collector of transistor Q 51 by transistors Q 47 and Q 51 , current I 1 flows in the collector of the transistor Q 51 . Furthermore, since the current I 2 flowing in the node n 6 is mirrored to a collector of transistor Q 53 by the transistors Q 49 and Q 53 , the current I 2 flows in the collector of the transistor Q 53 . Also, current I 1 flowing in a collector of transistor Q 55 is mirrored to a.collector of transistor Q 57 by the transistors Q 55 and Q 57 . Thus, current flowing in node n 7 , which is the output terminal of the PD 20 , equals the difference between the current I 1 and I 2 flowing in the nodes n 5 and n 6 , respectively.
- FIG. 4 is a timing diagram showing input and output waveforms of the phase detector of FIG. 3, according to an illustrative embodiment of the present invention. An example in which offset current is automatically controlled will now be described with reference to FIGS. 3 and 4.
- the variable current source controller 40 may be comprised of an N-bit edge counter.
- the N-bit edge counter outputs the number N of first edges (rising edges) of the first input signal MODout existing between a first edge (rising edge, for example) of an arbitrary clock pulse of the second input signal MIXout and a first edge (rising edge, for example) of the next clock pulse.
- a clock of the first input signal MODout has four rising edges between the rising edges of first and second clock pulses of the second input signal MIXout.
- a clock pulse of the first input signal MODout has one rising edge between the rising edges of fifth and sixth clock pulses of the second input signal MIXout.
- ⁇ denotes the coefficient of current output to the output terminal of the PD 20 , that is, the node n 7 , and is an adjustable real number in the range of 0.35 to 0.45.
- variable current source 30 outputs offset current corresponding to 3 ⁇ Iref in intervals (a) and (b), while it outputs no offset current in the intervals (e) and (f).
- the switch S 2 is a switch for resetting the PD 20 . Furthermore, a phase-locked loop (PLL) including the PD 20 according to the embodiment of the present invention is not shown because the PLL has basically the same configuration as the PLL shown in FIG. 1 .
- the PD 20 senses the phase difference between an external clock MODOUT and an internal clock MIXOUT output from the VCO and outputs a current signal PDout to the loop filter.
- Equation (2) The current signal PDout output from the PD 20 according to the present invention is expressed by Equation (2):
- the loop filter outputs a DC component that excludes an AC component in response to the output signal PDout of the PD 20 .
- the VCO outputs the internal clock MIXOUT in response to the output signal of the loop filter.
- variable current source 30 For example, if the number N, which is the output of the variable current source controller 40 , is equal to 1, then the variable current source 30 according to the present invention outputs an offset current of 0 to the node n 7 .
- the PD and the PLL including the same quickly detects the phase and automatically controls offset current so as to stably maintain a lock state, thereby consuming less current than the conventional PD and PLL.
Landscapes
- Stabilization Of Oscillater, Synchronisation, Frequency Synthesizers (AREA)
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR00-70010 | 2000-11-23 | ||
KR1020000070010A KR100360411B1 (ko) | 2000-11-23 | 2000-11-23 | 오프셋 전류를 자동 조절하는 위상 검출기 및 이를구비하는 위상동기 루프 |
Publications (2)
Publication Number | Publication Date |
---|---|
US20020060610A1 US20020060610A1 (en) | 2002-05-23 |
US6496077B2 true US6496077B2 (en) | 2002-12-17 |
Family
ID=19700922
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/838,024 Expired - Fee Related US6496077B2 (en) | 2000-11-23 | 2001-04-19 | Phase detector for automatically controlling offset current and phase locked loop including the same |
Country Status (2)
Country | Link |
---|---|
US (1) | US6496077B2 (ko) |
KR (1) | KR100360411B1 (ko) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040257163A1 (en) * | 2003-06-20 | 2004-12-23 | Farooqui Arshad Suhail | Additive phase detector and its use in high speed phase-locked loops |
US20100086075A1 (en) * | 2008-07-29 | 2010-04-08 | Fujitsu Limited | Parallel Generation and Matching of a Deskew Channel |
US20100091927A1 (en) * | 2008-07-29 | 2010-04-15 | Fujitsu Limited | Clock and Data Recovery (CDR) Using Phase Interpolation |
US20100104057A1 (en) * | 2008-07-29 | 2010-04-29 | Fujitsu Limited | Clock and Data Recovery with a Data Aligner |
US20100241918A1 (en) * | 2009-03-20 | 2010-09-23 | Fujitsu Limited | Clock and data recovery for differential quadrature phase shift keying |
US20120177162A1 (en) * | 2008-07-29 | 2012-07-12 | Fujitsu Limited | Symmetric Phase Detector |
US8300753B2 (en) | 2008-07-29 | 2012-10-30 | Fujitsu Limited | Triple loop clock and data recovery (CDR) |
Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5446411A (en) * | 1993-09-29 | 1995-08-29 | Sgs-Thomson Microelectronics Limited | Frequency tuning for a phase locked loop FM demodulator |
US6091303A (en) * | 1999-04-06 | 2000-07-18 | Ericsson Inc. | Method and apparatus for reducing oscillator noise by noise-feedforward |
US6163585A (en) * | 1997-01-30 | 2000-12-19 | Hitachi, Ltd. | Phase-locked loop circuit and radio communication apparatus using the same |
US6259755B1 (en) * | 1997-03-31 | 2001-07-10 | Nec Corporation | Data clock recovery PLL circuit using a windowed phase comparator |
Family Cites Families (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5646563A (en) * | 1994-07-15 | 1997-07-08 | National Semiconductor Corporation | Charge pump with near zero offset current |
KR0136944B1 (ko) * | 1995-02-11 | 1998-06-01 | 김광호 | 카운터를 이용한 자동 필터 튜닝 시스템 |
JP3094977B2 (ja) * | 1997-11-28 | 2000-10-03 | 日本電気株式会社 | Pll回路 |
KR100555471B1 (ko) * | 1998-07-29 | 2006-03-03 | 삼성전자주식회사 | 적응적으로 전류 옵셋을 제어하는 전하 펌프 |
KR20000067250A (ko) * | 1999-04-26 | 2000-11-15 | 윤종용 | 전하구동펌프회로 및 그를 채용한 위상동기루프 |
-
2000
- 2000-11-23 KR KR1020000070010A patent/KR100360411B1/ko not_active IP Right Cessation
-
2001
- 2001-04-19 US US09/838,024 patent/US6496077B2/en not_active Expired - Fee Related
Patent Citations (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5446411A (en) * | 1993-09-29 | 1995-08-29 | Sgs-Thomson Microelectronics Limited | Frequency tuning for a phase locked loop FM demodulator |
US6163585A (en) * | 1997-01-30 | 2000-12-19 | Hitachi, Ltd. | Phase-locked loop circuit and radio communication apparatus using the same |
US6259755B1 (en) * | 1997-03-31 | 2001-07-10 | Nec Corporation | Data clock recovery PLL circuit using a windowed phase comparator |
US6091303A (en) * | 1999-04-06 | 2000-07-18 | Ericsson Inc. | Method and apparatus for reducing oscillator noise by noise-feedforward |
Cited By (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20040257163A1 (en) * | 2003-06-20 | 2004-12-23 | Farooqui Arshad Suhail | Additive phase detector and its use in high speed phase-locked loops |
US6867654B2 (en) | 2003-06-20 | 2005-03-15 | Arshad Suhail Farooqui | Additive phase detector and its use in high speed phase-locked loops |
US20100086075A1 (en) * | 2008-07-29 | 2010-04-08 | Fujitsu Limited | Parallel Generation and Matching of a Deskew Channel |
US20100091927A1 (en) * | 2008-07-29 | 2010-04-15 | Fujitsu Limited | Clock and Data Recovery (CDR) Using Phase Interpolation |
US20100104057A1 (en) * | 2008-07-29 | 2010-04-29 | Fujitsu Limited | Clock and Data Recovery with a Data Aligner |
US20120177162A1 (en) * | 2008-07-29 | 2012-07-12 | Fujitsu Limited | Symmetric Phase Detector |
US8300754B2 (en) | 2008-07-29 | 2012-10-30 | Fujitsu Limited | Clock and data recovery with a data aligner |
US8300753B2 (en) | 2008-07-29 | 2012-10-30 | Fujitsu Limited | Triple loop clock and data recovery (CDR) |
US8411782B2 (en) | 2008-07-29 | 2013-04-02 | Fujitsu Limited | Parallel generation and matching of a deskew channel |
US8718217B2 (en) | 2008-07-29 | 2014-05-06 | Fujitsu Limited | Clock and data recovery (CDR) using phase interpolation |
US20100241918A1 (en) * | 2009-03-20 | 2010-09-23 | Fujitsu Limited | Clock and data recovery for differential quadrature phase shift keying |
US8320770B2 (en) | 2009-03-20 | 2012-11-27 | Fujitsu Limited | Clock and data recovery for differential quadrature phase shift keying |
Also Published As
Publication number | Publication date |
---|---|
US20020060610A1 (en) | 2002-05-23 |
KR20020040093A (ko) | 2002-05-30 |
KR100360411B1 (ko) | 2002-11-13 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JP3098027B2 (ja) | 位相ロック回路及び該位相ロック回路より成る周波数逓倍器 | |
EP0283275B1 (en) | Phase comparator circuit | |
US5892380A (en) | Method for shaping a pulse width and circuit therefor | |
JP3094977B2 (ja) | Pll回路 | |
US4857866A (en) | Phase-locked loop having elongated time for charge and discharge | |
US5771264A (en) | Digital delay lock loop for clock signal frequency multiplication | |
US4922141A (en) | Phase-locked loop delay line | |
US20010052822A1 (en) | Phase Locked loop with high-speed locking characteristic | |
US6150889A (en) | Circuit and method for minimizing recovery time | |
JPS63146613A (ja) | 遅延回路 | |
TWI412234B (zh) | 鎖相迴路及其壓控振盪器 | |
JPH1168559A (ja) | 位相同期ループ回路 | |
US7412617B2 (en) | Phase frequency detector with limited output pulse width and method thereof | |
US6496077B2 (en) | Phase detector for automatically controlling offset current and phase locked loop including the same | |
JPH06216767A (ja) | 安定化位相弁別器を備えるフェーズロックドループ用回路 | |
US6919769B2 (en) | Method and apparatus for fast lock acquisition in self-biased phase locked loops | |
US6194929B1 (en) | Delay locking using multiple control signals | |
JPS5934016B2 (ja) | 位相同期化装置 | |
KR100434501B1 (ko) | 듀티 정정을 기반으로 하는 주파수 체배기 | |
JPH05211413A (ja) | 位相比較回路 | |
US5471502A (en) | Bit clock regeneration circuit for PCM data, implementable on integrated circuit | |
US11757457B2 (en) | Phase synchronization circuit, transmission and reception circuit, and semiconductor integrated circuit | |
US5153725A (en) | Automatic frequency control circuit | |
CN115603710A (zh) | 占空比校正电路 | |
EP0435881B1 (en) | Sample-and-hold phase detector for use in a phase locked loop |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SAMSUNG ELECTRONICS CO., LTD., KOREA, REPUBLIC OF Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:AHN, TAE-WON;REEL/FRAME:011733/0417 Effective date: 20010406 |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
FEPP | Fee payment procedure |
Free format text: PAYER NUMBER DE-ASSIGNED (ORIGINAL EVENT CODE: RMPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
FPAY | Fee payment |
Year of fee payment: 8 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20141217 |