US20220059719A1 - Solar cell and method for manufacturing the same - Google Patents
Solar cell and method for manufacturing the same Download PDFInfo
- Publication number
- US20220059719A1 US20220059719A1 US17/005,869 US202017005869A US2022059719A1 US 20220059719 A1 US20220059719 A1 US 20220059719A1 US 202017005869 A US202017005869 A US 202017005869A US 2022059719 A1 US2022059719 A1 US 2022059719A1
- Authority
- US
- United States
- Prior art keywords
- doped
- layer
- amorphous silicon
- silicon layer
- solar cell
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 66
- 238000004519 manufacturing process Methods 0.000 title claims abstract description 41
- 229910021417 amorphous silicon Inorganic materials 0.000 claims abstract description 126
- 239000000758 substrate Substances 0.000 claims abstract description 89
- 239000004065 semiconductor Substances 0.000 claims abstract description 74
- 238000000137 annealing Methods 0.000 claims abstract description 24
- 238000000151 deposition Methods 0.000 claims abstract description 23
- 238000012805 post-processing Methods 0.000 claims abstract description 8
- 239000010410 layer Substances 0.000 claims description 290
- 230000008569 process Effects 0.000 claims description 16
- 238000005530 etching Methods 0.000 claims description 14
- 239000011241 protective layer Substances 0.000 claims description 10
- XKRFYHLGVUSROY-UHFFFAOYSA-N Argon Chemical compound [Ar] XKRFYHLGVUSROY-UHFFFAOYSA-N 0.000 claims description 8
- 238000009792 diffusion process Methods 0.000 claims description 8
- 238000002161 passivation Methods 0.000 claims description 8
- 238000005240 physical vapour deposition Methods 0.000 claims description 7
- 238000000231 atomic layer deposition Methods 0.000 claims description 6
- 238000005229 chemical vapour deposition Methods 0.000 claims description 5
- 239000007789 gas Substances 0.000 claims description 5
- 238000011065 in-situ storage Methods 0.000 claims description 5
- 238000005468 ion implantation Methods 0.000 claims description 5
- IJGRMHOSHXDMSA-UHFFFAOYSA-N Atomic nitrogen Chemical compound N#N IJGRMHOSHXDMSA-UHFFFAOYSA-N 0.000 claims description 4
- 229910052786 argon Inorganic materials 0.000 claims description 4
- 229910001873 dinitrogen Inorganic materials 0.000 claims description 4
- 238000001465 metallisation Methods 0.000 claims description 3
- 230000000149 penetrating effect Effects 0.000 claims description 3
- 238000006243 chemical reaction Methods 0.000 abstract description 16
- 239000000243 solution Substances 0.000 description 11
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 10
- 230000000694 effects Effects 0.000 description 9
- 229910052710 silicon Inorganic materials 0.000 description 9
- 239000010703 silicon Substances 0.000 description 9
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 description 7
- 229910052581 Si3N4 Inorganic materials 0.000 description 7
- 229910052796 boron Inorganic materials 0.000 description 7
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 7
- KRHYYFGTRYWZRS-UHFFFAOYSA-N Fluorane Chemical compound F KRHYYFGTRYWZRS-UHFFFAOYSA-N 0.000 description 6
- 229910021419 crystalline silicon Inorganic materials 0.000 description 6
- OAICVXFJPJFONN-UHFFFAOYSA-N Phosphorus Chemical compound [P] OAICVXFJPJFONN-UHFFFAOYSA-N 0.000 description 5
- 238000010586 diagram Methods 0.000 description 5
- 229910052698 phosphorus Inorganic materials 0.000 description 5
- 239000011574 phosphorus Substances 0.000 description 5
- BQCADISMDOOEFD-UHFFFAOYSA-N Silver Chemical compound [Ag] BQCADISMDOOEFD-UHFFFAOYSA-N 0.000 description 4
- 238000004140 cleaning Methods 0.000 description 4
- 230000002441 reversible effect Effects 0.000 description 4
- 229910052709 silver Inorganic materials 0.000 description 4
- 239000004332 silver Substances 0.000 description 4
- 239000007787 solid Substances 0.000 description 4
- 238000005137 deposition process Methods 0.000 description 3
- 238000004518 low pressure chemical vapour deposition Methods 0.000 description 3
- 239000000463 material Substances 0.000 description 3
- 229910052751 metal Inorganic materials 0.000 description 3
- 239000002184 metal Substances 0.000 description 3
- TWNQGVIAIRXVLR-UHFFFAOYSA-N oxo(oxoalumanyloxy)alumane Chemical compound O=[Al]O[Al]=O TWNQGVIAIRXVLR-UHFFFAOYSA-N 0.000 description 3
- 230000036961 partial effect Effects 0.000 description 3
- 238000000623 plasma-assisted chemical vapour deposition Methods 0.000 description 3
- 239000000126 substance Substances 0.000 description 3
- VEXZGXHMUGYJMC-UHFFFAOYSA-N Hydrochloric acid Chemical compound Cl VEXZGXHMUGYJMC-UHFFFAOYSA-N 0.000 description 2
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 description 2
- QAOWNCQODCNURD-UHFFFAOYSA-N Sulfuric acid Chemical compound OS(O)(=O)=O QAOWNCQODCNURD-UHFFFAOYSA-N 0.000 description 2
- 230000004913 activation Effects 0.000 description 2
- 230000002411 adverse Effects 0.000 description 2
- 239000012670 alkaline solution Substances 0.000 description 2
- 229910052782 aluminium Inorganic materials 0.000 description 2
- XAGFODPZIPBFFR-UHFFFAOYSA-N aluminium Chemical compound [Al] XAGFODPZIPBFFR-UHFFFAOYSA-N 0.000 description 2
- 230000009286 beneficial effect Effects 0.000 description 2
- 230000015556 catabolic process Effects 0.000 description 2
- 238000002425 crystallisation Methods 0.000 description 2
- 230000008025 crystallization Effects 0.000 description 2
- 230000007547 defect Effects 0.000 description 2
- 230000008021 deposition Effects 0.000 description 2
- 239000012535 impurity Substances 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 2
- 238000000053 physical method Methods 0.000 description 2
- 230000002829 reductive effect Effects 0.000 description 2
- 238000005245 sintering Methods 0.000 description 2
- GYHNNYVSQQEPJS-UHFFFAOYSA-N Gallium Chemical compound [Ga] GYHNNYVSQQEPJS-UHFFFAOYSA-N 0.000 description 1
- GRYLNZFGIOXLOG-UHFFFAOYSA-N Nitric acid Chemical compound O[N+]([O-])=O GRYLNZFGIOXLOG-UHFFFAOYSA-N 0.000 description 1
- KWYUFKZDYYNOTN-UHFFFAOYSA-M Potassium hydroxide Chemical compound [OH-].[K+] KWYUFKZDYYNOTN-UHFFFAOYSA-M 0.000 description 1
- 239000002253 acid Substances 0.000 description 1
- 239000003929 acidic solution Substances 0.000 description 1
- 230000002378 acidificating effect Effects 0.000 description 1
- 239000000654 additive Substances 0.000 description 1
- 229910052785 arsenic Inorganic materials 0.000 description 1
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 1
- 238000003486 chemical etching Methods 0.000 description 1
- 239000000356 contaminant Substances 0.000 description 1
- 229910052733 gallium Inorganic materials 0.000 description 1
- 230000006872 improvement Effects 0.000 description 1
- 229910052738 indium Inorganic materials 0.000 description 1
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 description 1
- 238000010329 laser etching Methods 0.000 description 1
- 238000010297 mechanical methods and process Methods 0.000 description 1
- 239000011259 mixed solution Substances 0.000 description 1
- 229910017604 nitric acid Inorganic materials 0.000 description 1
- 230000001590 oxidative effect Effects 0.000 description 1
- 238000001020 plasma etching Methods 0.000 description 1
- 238000007650 screen-printing Methods 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/18—Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
- H01L31/20—Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof such devices or parts thereof comprising amorphous semiconductor materials
- H01L31/202—Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof such devices or parts thereof comprising amorphous semiconductor materials including only elements of Group IV of the Periodic Table
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/02—Details
- H01L31/0216—Coatings
- H01L31/02161—Coatings for devices characterised by at least one potential jump barrier or surface barrier
- H01L31/02167—Coatings for devices characterised by at least one potential jump barrier or surface barrier for solar cells
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/02—Details
- H01L31/0224—Electrodes
- H01L31/022408—Electrodes for devices characterised by at least one potential jump barrier or surface barrier
- H01L31/022425—Electrodes for devices characterised by at least one potential jump barrier or surface barrier for solar cells
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/0248—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
- H01L31/0256—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by the material
- H01L31/0264—Inorganic materials
- H01L31/028—Inorganic materials including, apart from doping material or other impurities, only elements of Group IV of the Periodic Table
- H01L31/0288—Inorganic materials including, apart from doping material or other impurities, only elements of Group IV of the Periodic Table characterised by the doping material
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/0248—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies
- H01L31/0352—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions
- H01L31/035272—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof characterised by their semiconductor bodies characterised by their shape or by the shapes, relative sizes or disposition of the semiconductor regions characterised by at least one potential jump barrier or surface barrier
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/04—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
- H01L31/06—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers
- H01L31/068—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN homojunction type, e.g. bulk silicon PN homojunction solar cells or thin film polycrystalline silicon PN homojunction solar cells
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/04—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
- H01L31/06—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers
- H01L31/068—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN homojunction type, e.g. bulk silicon PN homojunction solar cells or thin film polycrystalline silicon PN homojunction solar cells
- H01L31/0682—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN homojunction type, e.g. bulk silicon PN homojunction solar cells or thin film polycrystalline silicon PN homojunction solar cells back-junction, i.e. rearside emitter, solar cells, e.g. interdigitated base-emitter regions back-junction cells
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/04—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices
- H01L31/06—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers
- H01L31/072—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN heterojunction type
- H01L31/0745—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN heterojunction type comprising a AIVBIV heterojunction, e.g. Si/Ge, SiGe/Si or Si/SiC solar cells
- H01L31/0747—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof adapted as photovoltaic [PV] conversion devices characterised by potential barriers the potential barriers being only of the PN heterojunction type comprising a AIVBIV heterojunction, e.g. Si/Ge, SiGe/Si or Si/SiC solar cells comprising a heterojunction of crystalline and amorphous materials, e.g. heterojunction with intrinsic thin layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/18—Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
- H01L31/1804—Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof comprising only elements of Group IV of the Periodic Table
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/18—Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
- H01L31/186—Particular post-treatment for the devices, e.g. annealing, impurity gettering, short-circuit elimination, recrystallisation
- H01L31/1864—Annealing
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L31/00—Semiconductor devices sensitive to infrared radiation, light, electromagnetic radiation of shorter wavelength or corpuscular radiation and specially adapted either for the conversion of the energy of such radiation into electrical energy or for the control of electrical energy by such radiation; Processes or apparatus specially adapted for the manufacture or treatment thereof or of parts thereof; Details thereof
- H01L31/18—Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof
- H01L31/20—Processes or apparatus specially adapted for the manufacture or treatment of these devices or of parts thereof such devices or parts thereof comprising amorphous semiconductor materials
- H01L31/208—Particular post-treatment of the devices, e.g. annealing, short-circuit elimination
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02E—REDUCTION OF GREENHOUSE GAS [GHG] EMISSIONS, RELATED TO ENERGY GENERATION, TRANSMISSION OR DISTRIBUTION
- Y02E10/00—Energy generation through renewable energy sources
- Y02E10/50—Photovoltaic [PV] energy
- Y02E10/547—Monocrystalline silicon PV cells
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y02—TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
- Y02P—CLIMATE CHANGE MITIGATION TECHNOLOGIES IN THE PRODUCTION OR PROCESSING OF GOODS
- Y02P70/00—Climate change mitigation technologies in the production process for final industrial or consumer products
- Y02P70/50—Manufacturing or production processes characterised by the final manufactured product
Definitions
- the present disclosure relates to the technical field of a solar energy and, in particular, to a solar cell and a method for manufacturing the solar cell.
- a selective emitter (SE) structure may be formed on the surface of the solar cell.
- a laser doping method can be used to prepare the selective emitter, but the laser doping method may damage the laser region, resulting in a negative impact on the conversion efficiency.
- a reverse etching method may be used to prepare the selective emitter, but the reverse etching method may destroy a pyramid structure on a front side of the solar cell, thereby reducing its anti-reflection effect and resulting in a negative impact on the conversion efficiency.
- lightly doped regions and heavily doped regions of the selective emitter are both implemented on a surface of the crystalline silicon substrate, the solid solubility of a doping element in the crystalline silicon may be relatively low, which may lead to a contact resistance with a metal grid is relatively high. Therefore, it is desirable to develop a method for manufacturing the selective emitter of the solar cell, which may improve the conversion efficiency of the solar cell.
- the present disclosure proposes a solar cell and a method for manufacturing a solar cell, where a doped amorphous silicon layer is adopted as a doping source, to realize selective heavy doping of an emitter and simplify the manufacture process of the solar cell, and there is a certain height difference between a lightly doped region and a heavily doped region in the structure of a formed selective emitter, which is beneficial to improving the conversion efficiency of the solar cell.
- An embodiment of the present disclosure provides a method for manufacturing a solar cell, the method includes the following steps:
- a doped layer on a surface of a semiconductor substrate, the doped layer having a first doping concentration of a doping element in the doped layer;
- a thickness of the doped amorphous silicon layer is in a range from 20 nm to 300 nm.
- the step of depositing, on a surface of the doped layer, a doped amorphous silicon layer including the doping element includes:
- the step of selectively removing at least one region of the doped amorphous silicon layer includes:
- the step of depositing, on a surface of the doped layer, a doped amorphous silicon layer including the doping element is performed by any one of a chemical vapor deposition, a physical vapor deposition and an atomic layer deposition.
- the step of doping on the surface of the semiconductor substrate to form the doped layer includes:
- the doped layer having a polarity opposite to the semiconductor substrate by adopting any one of a high temperature diffusion process, a paste doping process, or an ion implantation process.
- a square resistance of the doped layer is in a range from 80 ⁇ /sqr to 400 ⁇ /sqr.
- the annealing treatment is performed under protection of an inert atmosphere, and the inert atmosphere includes at least one of nitrogen gas and argon gas; and/or a temperature of the annealing treatment is in a range from 700° C. to 950° C.
- the step of the forming a solar cell by post-processing the annealed semiconductor substrate includes:
- the present disclosure provides a solar cell manufactured by the method for manufacturing the solar cell described above.
- the doped amorphous silicon layer is deposited on the surface of the semiconductor substrate on which the doped layer is formed; a chemical or physical method is adopted to remove a part of the doped amorphous silicon layer; the annealing treatment is performed to crystallize the doped amorphous silicon layer into a doped amorphous silicon layer (i.e., the doped layer), and during the annealing process, excess non-crystallizable doping atoms in the doped amorphous silicon layer will be pushed into the doped layer (the lightly doped region) of the surface of the semiconductor substrate to realize locally heavy doping of the doped layer, such that the doped layer includes a lightly doped region having a first doping concentration and a heavily doped region having a second doping concentration, to form a selective emitter.
- the doped amorphous silicon layer has a relatively low crystallization temperature, thereby avoiding defects in the semiconductor substrate due to an excessively high heavily doping temperature; after the doped amorphous silicon layer is crystallized, the doping concentration of the doping atoms in the doped layer is controlled by the deposition process of the amorphous silicon layer, and excessive doping element is not required in heavily doping, thereby avoiding adverse effects such as the boron-rich layer; the doping element in the heavily doped region of the doped layer has relatively high solid solubility, and higher activation doping and lower contact resistance can be achieved; the heavily doped region of the doped layer is higher than the surface (or the lightly doped region) of the semiconductor substrate, so that the impact of “breakdown effect” in a sintering process of Ag and/or Al paste on the front side of a N-type solar cell can be reduced.
- FIG. 1 is a schematic flow chart of a method for manufacturing a solar cell according to an embodiment of the present disclosure
- FIG. 2 a is a schematic diagram of a partial structure of a solar cell according to an embodiment of the present disclosure
- FIG. 2 b is a schematic diagram of a partial structure of a solar cell according to another embodiment of the present disclosure.
- FIG. 2 c is a schematic diagram of a partial structure of a solar cell according to another embodiment of the present disclosure.
- FIG. 3 is a schematic diagram of an overall structure of a PERC solar cell according to an embodiment of the present disclosure.
- FIG. 4 is a schematic diagram of an overall structure of a Topcon solar cell according to an embodiment of the present disclosure.
- a laser doping method may be used to prepare a selective emitter, but the laser doping method may damage the laser region, resulting in a negative impact on the conversion efficiency;
- a reverse etching method may also be used to form the selective emitter, but the reverse etching method will destroy the pyramid structure on the front side of the solar cell, thereby reducing its anti-reflection effect and resulting in a negative impact on the conversion efficiency.
- lightly doped and heavily doped regions of the existing selective emitter structure are both implemented on the surface of crystalline silicon, the solid solubility of the doping element in the crystalline silicon may be relatively low, which may lead to a contact resistance with a metal grid is relatively high. Therefore, it is desirable to develop a method for manufacturing the selective emitter of the solar cell, which may improve the conversion efficiency of the solar cell.
- the present disclosure provides a solar cell and a method for manufacturing a solar cell, in which a heavily doped amorphous silicon layer is adopted as a doping source to realize selective heavy doping of the emitter, to simplify the production process of a solar cell, improve the conversion efficiency of the solar cell, and reduce production costs.
- an embodiment of the present disclosure provides a method for manufacturing a solar cell, including following steps:
- the doped layer has a first doping concentration of a doping element in the doped layer
- the semiconductor substrate including the doped layer and the doped amorphous silicon layer so that the doped layer includes a lightly doped region having the first doping concentration and a heavily doped region having a second doping concentration, and the second doping concentration being greater than the first doping concentration;
- the doped amorphous silicon layer is deposited on the surface of the semiconductor substrate on which the doped layer is formed; a chemical or physical method is adopted to remove a part of the doped amorphous silicon layer; the annealing treatment is performed to crystallize the doped amorphous silicon layer into a doped amorphous silicon layer (i.e., the doped layer), and during the annealing process, excess non-crystallizable doping atoms in the doped amorphous silicon layer will be pushed into the doped layer (the lightly doped region) of the surface of the semiconductor substrate to realize locally heavy doping of the doped layer, such that the doped layer includes a lightly doped region having a first doping concentration and a heavily doped region having a second doping concentration, to form the selective emitter.
- the semiconductor substrate can be a crystalline silicon substrate (or a silicon substrate), such as an amorphous silicon substrate, a monocrystalline silicon substrate or a monocrystalline silicon-like substrate, and the semiconductor substrate may be a P-type silicon substrate or may also be an N-type silicon substrate, and the present disclosure does not limit the specific type of the semiconductor substrate.
- performing the annealing treatment to the semiconductor substrate may be designated that performing high temperature annealing treatment to the doped layer and the doped amorphous silicon layer as well at the same time, which is a doping process that forms a designated region through a one-step high-temperature annealing treatment, which can greatly simplify the manufacturing process of the solar cell.
- the method for manufacturing a solar cell according to the present disclosure can be adopted to manufacture the N-type solar cell or the P-type solar cell, and it can further be adopted to make a solar cell having a tunnel oxide passivated contact (Topcon) structure or to make passivated emitter rear cells (PERC).
- Topiccon tunnel oxide passivated contact
- PROC passivated emitter rear cells
- FIG. 1 is a flowchart for manufacturing a solar cell according to an embodiment of the present disclosure.
- Step S 10 forming a doped layer on a surface of a semiconductor substrate, the doped layer has a first doping concentration of a doping element in the doped layer.
- the formed doped layer and the semiconductor substrate may form a PN junction structure.
- any one or more methods of high temperature diffusion, paste doping or ion implantation can be adopted to form an N-type or P-type doped layer on the surface of the semiconductor substrate.
- boron diffusion doping is performed on a front side of an N-type semiconductor substrate (a surface facing the sun), to form a P-type doped layer (P+ layer). Then, a boron-doped amorphous silicon layer is deposited on the surface of the P-type doped layer. In some embodiments, a boron concentration in the P-type doped layer is smaller than a boron concentration in the boron-doped amorphous silicon layer.
- phosphorus diffusion doping is performed on a front side of a P-type semiconductor substrate, to form an N-type doped layer (N+ layer). Then, a phosphorus-doped amorphous silicon layer is deposited on the surface of the N-type doped layer. In some embodiments, a phosphorus concentration in the N-type doped layer is smaller than a phosphorus concentration in the phosphorus-doped amorphous silicon layer.
- Square resistance of the doped layer after the doping treatment ranges from 80 ⁇ /sqr to 400 ⁇ /sqr, and for example, it may be 80 ⁇ /sqr, 100 ⁇ /sqr, 150 ⁇ /sqr, 200 ⁇ /sqr, 250 ⁇ /sqr, 300 ⁇ /sqr, 350 ⁇ /sqr, 400 ⁇ /sqr, etc., and it is not limited to the above examples.
- the square resistance of the doped layer may also be set according to actual requirements. For example, the square resistance of the doped layer may be in a range of 100 ⁇ /sqr to 300 ⁇ /sqr.
- a texturing treatment may also be performed on the surface of the semiconductor substrate.
- the texturing treatment is performed to the semiconductor substrate to form a textured surface or a surface texture structure (such as a pyramid structure).
- Texturing treatment may be selected from chemical etching, laser etching, mechanical method, plasma etching, etc., which is not limited herein.
- a wet texturing process may be selected, but not limited thereto, to texture a P-type substrate, and when the P-type substrate is a P-type monocrystalline silicon substrate, an alkaline solution such as a potassium hydroxide solution may be used for texturing; when the P-type substrate is a P-type amorphous silicon substrate, an acid solution such as a hydrofluoric acid solution may be used for texturing.
- an alkaline solution such as a potassium hydroxide solution
- an acid solution such as a hydrofluoric acid solution
- a small amount of texturing additives may be added to the above acidic or alkaline solutions.
- texturing is adopted to produce a textural structure for the surface of the silicon substrate, to generate a light trapping effect and increase an amount of light absorbed by the solar cell, thereby improving the conversion efficiency of the solar cell.
- a step of cleaning the semiconductor substrate may also be included, to remove metal and organic contaminants from the surface.
- Step S 20 depositing, on the surface of the doped layer, a doped amorphous silicon layer including the doping element.
- CVD chemical vapor deposition
- PVD physical vapor deposition
- ALD atomic layer deposition
- PECVD plasma enhanced chemical vapor deposition
- LPCVD low-pressure chemical vapor deposition
- the deposition may also adopt other similar deposition methods, which are not limited in the present disclosure.
- equipment used for the deposition can be PVD equipment, ALD equipment, PECVD equipment, LPCVD equipment, and on the like.
- Step S 20 includes at least the following two implementation modes:
- One-step deposition method forming an amorphous silicon layer on the surface of the doped layer and simultaneously performing an in-situ doping treatment, to form the doped amorphous silicon layer; or,
- Two-step deposition method depositing an amorphous silicon layer on the surface of the doped layer, and then doping on the amorphous silicon layer to form the doped amorphous silicon layer.
- the in-situ doped amorphous silicon is deposited on the surface of the doped layer 2 , that is, a method such as PEVCD or PVD is used to form the doped amorphous silicon layer 3 , and the amorphous silicon layer is doped while being deposited.
- the doping process may also use any one or more methods of high-temperature diffusion, paste doping, or ion implantation.
- the doped amorphous silicon layer 3 may be a P-type amorphous silicon layer, and its doping element may be selected from the group IIIA, such as boron, gallium or indium.
- the doped amorphous silicon layer 3 may also be an N-type amorphous silicon layer, and its doping element may be selected from the group VA, such as phosphorus or arsenic.
- a thickness of the doped amorphous silicon layer 3 may be in a range from 20 nm to 300 nm, and it may be 20 nm, 50 nm, 80 nm, 100 nm, 150 nm, 180 nm, 200 nm, 250 nm, 300 nm, and it is not limited to the above examples.
- the thickness of the doped amorphous silicon layer 3 may also be set according to actual requirements.
- the thickness of the doped amorphous silicon layer 3 is in a range from 50 nm to 150 nm.
- a total thickness of the semiconductor substrate after the first doping treatment (S 10 ) remains unchanged, and a semiconductor locate below the surface by a certain thickness is doped with impurities (boron or phosphorus) to form a P-type or N-type doped layer 2 .
- the doped amorphous silicon layer 3 deposited on the doped layer 2 and the surface of the doped semiconductor substrate 1 form a height difference, such that there is a certain height difference between the heavily doped region 21 and the lightly doped region 22 in the doped layer 2 .
- Step S 30 selectively removing at least one region of the doped amorphous silicon layer 3 .
- the step of removing at least one region of the doped amorphous silicon layer 3 is performed by, but is not limited to, physical or chemical methods.
- the removing process includes:
- the etching solution may be, for example, at least one or more of hydrofluoric acid solution, nitric acid solution, and sulfuric acid solution.
- the doping concentration of the doping element in the remaining doped amorphous silicon layer 3 is still greater than the doping concentration of the doping element in the doped layer 2 .
- the predetermined grid line region may refer to a region corresponding to an electrode formed in subsequent steps.
- Step S 40 performing the annealing treatment, for the semiconductor substrate including the doped layer and the doped amorphous silicon layer so that the doped layer includes a lightly doped region having the first doping concentration and a heavily doped region having a second doping concentration, the second doping concentration being greater than the first doping concentration.
- the doped amorphous silicon layer 3 is crystallized to form a doped amorphous silicon layer, and at least a part of the doping atoms in the doped amorphous silicon layer 3 are pushed into the doped layer 2 , so that the doping concentration of the doping element in the doped layer 2 in the region covering the doped amorphous silicon layer 3 is increased, and the doping concentration of the doping element in the doped layer 2 in the region not covering the doped amorphous silicon layer 3 remains substantially unchanged, so that the doped layer includes a lightly doped region 22 having a first doping concentration and a heavily doped region 21 having a second doping concentration, and the second doping concentration is greater than the first doping concentration.
- a selective emitter structure (including a heavily doped region and a lightly doped region) is formed, and the doping atoms in the heavily doped region 21 have a relatively high solid solubility, so that higher activation doping and lower contact resistance can be achieved.
- the annealing treatment is performed under protection of an inert atmosphere, and the inert atmosphere includes at least one of nitrogen gas and argon gas, and it may also be a mixed gas of the nitrogen gas and the argon gas.
- a temperature of the annealing treatment is in a range from 700° C. to 950° C., and for example, it may be 700° C., 750° C., 800° C., 840° C., 850° C., 860° C., 880° C., 900° C., 950° C., etc.
- the temperature of the annealing treatment may be in a range from 800° C. to 900° C.
- the square resistance of the doped layer after the doping treatment is in a range from 80 ⁇ /sqr to 400 ⁇ /sqr, and for example, it mayn be 80 ⁇ /sqr, 100 ⁇ /sqr, 150 ⁇ /sqr, 200 ⁇ /sqr, 250 ⁇ /sqr, 300 ⁇ /sqr, 350 ⁇ /sqr, 400 ⁇ /sqr, etc., which is not limited to the above examples, and the square resistance of the doped layer may also be set according to actual needs.
- the square resistance of the doped layer is in a range from 100 ⁇ /sqr to 300 ⁇ /sqr.
- the doped amorphous silicon layer has a relatively low crystallization temperature, which may avoid defects in the semiconductor substrate due to an excessively high heavily doping temperature; after the doped amorphous silicon layer is crystallized, the doping concentration of the doping atoms in the doped layer is controlled by the deposition process of the amorphous silicon layer, and excessive doping element is not required in heavily doping, which can avoid the adverse effects such as boron-rich layer; in addition, the heavily doped region (including the remaining amorphous silicon layer) is higher than the surface of the semiconductor substrate, and there is a certain height difference, so that an impact of a “breakdown effect” in a sintering process of Ag and/or Al paste on the front side of a N-type solar cell can be reduced.
- a step of cleaning the semiconductor substrate may also be included, and for example, a mixed solution of hydrofluoric acid or hydrochloric acid and hydrogen peroxide may be used for cleaning, to reduce impurities and improve the conversion efficiency.
- a mixed solution of hydrofluoric acid or hydrochloric acid and hydrogen peroxide may be used for cleaning, to reduce impurities and improve the conversion efficiency.
- the present disclosure does not limit the specific operation mode or condition of the cleaning, and it may be selected according to actual operations.
- Step S 50 forming a solar cell by post-processing the annealed semiconductor substrate.
- the step S 50 may include:
- the electrode is arranged on the amorphous silicon layer in the heavily doped region.
- the passivation treatment is performed on the front side of the semiconductor substrate, to form a front passivated layer on an upper surface of the doped layer.
- an anti-reflection layer may also be formed on the upper surface of the passivated layer on the front side of the semiconductor substrate.
- the front passivated layer includes any one or a combination of a silicon nitride film (silicon nitride layer), a silicon oxynitride film, and an aluminum oxide/silicon nitride laminated structure. It is appreciated that, the front passivated layer may also adopt other types of passivated layers, and the present disclosure does not limit the specific material of the front passivated layer. The above front passivated layer can produce a good passivation effect on the silicon substrate, which helps to improve the conversion efficiency of the solar cell.
- the passivation treatment may also be performed on a back side of the semiconductor substrate to form a back passivated layer
- the back passivated layer includes any one or a combination of a silicon nitride layer, a silicon oxynitride layer, and an aluminum oxide/silicon nitride laminated structure. It is appreciated that, the back passivated layer may also adopt other types of passivated layers, and the present disclosure does not limit the specific material of the back passivated layer.
- an oxidizing treatment may be performed on the back side of the semiconductor substrate after etching, to form a tunnel oxidized layer, then a layer of highly doped amorphous silicon layer is formed on a bottom surface of the tunnel oxidized layer, and the two form a passivated contact structure (back passivated layer).
- back passivated layer can produce a good passivation effect on the silicon substrate, which helps to improve the conversion efficiency of the solar cell.
- a metalizing treatment is performed to the surface of the semiconductor substrate after the passivation treatment to obtain at least one electrode, and the at least one electrode forms ohmic contact with the heavily doped region of the selective emitter through the doped amorphous silicon layer.
- the at least one electrode may be used to collect electrical energy converted by the solar cell.
- a screen-printing technique is adopted to print conductive paste on the surface of the semiconductor substrate, and then the surface is sintered and dried, to form a grid line electrode.
- the formed grid line electrode is electrically connected to the semiconductor substrate through the heavily doped region of the doped layer.
- the conductive paste includes, but is not limited to, silver paste and/or aluminum paste.
- the electrode structure may be formed on the front side and/or the back side of the semiconductor substrate.
- an embodiment of the present disclosure further provides a solar cell, and the solar cell may be manufactured by any of the above methods.
- the solar cell and the method for manufacturing the aforementioned solar cell according to the present disclosure are based on the same inventive concept, so they share all features and advantages described above, which will not be repeated here.
- the solar cell includes a front electrode, a front anti-reflection layer and/or a front passivated layer, a selective emitter, a semiconductor substrate, a back passivated layer, and a back electrode that are sequentially stacked from top to bottom.
- the selective emitter includes a lightly doped region having a first doping concentration and a heavily doped region having a second doping concentration.
- the solar cell is a solar cell having a PERC structure, and the solar cell includes:
- a semiconductor substrate 10 the semiconductor substrate 10 includes a front side and a back side opposed to each other;
- a doped layer 13 located on the front side of the semiconductor substrate 10 the doped layer 13 includes a lightly doped region 131 having a first doping concentration and a heavily doped region 132 having a second doping concentration, a selective emitter structure is formed between the heavily doped region 131 and the lightly doped region 132 , and the selective emitter structure has a certain height difference;
- the solar cell is a solar cell having a Topcon structure, as shown in FIG. 4 , the solar cell includes:
- a semiconductor substrate 10 the semiconductor substrate 10 includes a front side and a back side opposite to the front side;
- a doped layer 13 on the front side of the semiconductor substrate 10 includes a lightly doped region 131 having a first doping concentration and a heavily doped region 132 having a second doping concentration, a selective emitter structure is formed between the heavily doped region 131 and the lightly doped region 132 , and the selective emitter structure has a certain height difference.
- the materials of the front electrode 11 and the back electrode 15 are not limited in the present disclosure.
- the front electrode 11 may be a silver electrode or a silver/aluminum electrode
- the back electrode 15 may be a silver electrode.
- the specific type of the doped layer 13 is not limited in the present disclosure.
- the doped layer 13 may be a P-type amorphous silicon layer or an N-type amorphous silicon layer.
- the specific types of the front passivated layer and/or anti-reflection layer 12 and the back passivated layer 14 are not limited in the present disclosure, and for example, they may be silicon nitride layers, silicon oxynitride layers, aluminum oxide/silicon nitride laminated structures, and the like.
Landscapes
- Engineering & Computer Science (AREA)
- Power Engineering (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- Electromagnetism (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Physics & Mathematics (AREA)
- Life Sciences & Earth Sciences (AREA)
- Manufacturing & Machinery (AREA)
- Sustainable Energy (AREA)
- Sustainable Development (AREA)
- Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Crystallography & Structural Chemistry (AREA)
- Photovoltaic Devices (AREA)
Abstract
Description
- The present application claims priority to Chinese Patent Application No. 202010857263.X, filed on Aug. 24, 2020, the content of which is incorporated herein by reference in its entirety.
- The present disclosure relates to the technical field of a solar energy and, in particular, to a solar cell and a method for manufacturing the solar cell.
- In order to improve the conversion efficiency of a solar cell, a selective emitter (SE) structure may be formed on the surface of the solar cell. In one case, a laser doping method can be used to prepare the selective emitter, but the laser doping method may damage the laser region, resulting in a negative impact on the conversion efficiency. In another case, a reverse etching method may be used to prepare the selective emitter, but the reverse etching method may destroy a pyramid structure on a front side of the solar cell, thereby reducing its anti-reflection effect and resulting in a negative impact on the conversion efficiency. In addition, lightly doped regions and heavily doped regions of the selective emitter are both implemented on a surface of the crystalline silicon substrate, the solid solubility of a doping element in the crystalline silicon may be relatively low, which may lead to a contact resistance with a metal grid is relatively high. Therefore, it is desirable to develop a method for manufacturing the selective emitter of the solar cell, which may improve the conversion efficiency of the solar cell.
- In view of the above problems, the present disclosure proposes a solar cell and a method for manufacturing a solar cell, where a doped amorphous silicon layer is adopted as a doping source, to realize selective heavy doping of an emitter and simplify the manufacture process of the solar cell, and there is a certain height difference between a lightly doped region and a heavily doped region in the structure of a formed selective emitter, which is beneficial to improving the conversion efficiency of the solar cell.
- An embodiment of the present disclosure provides a method for manufacturing a solar cell, the method includes the following steps:
- forming a doped layer on a surface of a semiconductor substrate, the doped layer having a first doping concentration of a doping element in the doped layer;
- depositing, on a surface of the doped layer, a doped amorphous silicon layer including the doping element;
- selectively removing at least one region of the doped amorphous silicon layer;
- performing an annealing treatment, for the semiconductor substrate including the doped layer and the doped amorphous silicon layer, to form a lightly doped region having the first doping concentration and a heavily doped region having a second doping concentration in the doped layer, wherein the second doping concentration is greater than the first doping concentration; and
- forming the solar cell by post-processing the annealed semiconductor substrate.
- In an embodiment, a thickness of the doped amorphous silicon layer is in a range from 20 nm to 300 nm.
- In an embodiment, the step of depositing, on a surface of the doped layer, a doped amorphous silicon layer including the doping element includes:
- forming an amorphous silicon layer on the surface of the doped layer and simultaneously performing in-situ doping to form the doped amorphous silicon layer; or
- depositing an amorphous silicon layer on the surface of the doped layer, and then doping on the amorphous silicon layer to form the doped amorphous silicon layer.
- In an embodiment, the step of selectively removing at least one region of the doped amorphous silicon layer includes:
- providing a protective layer on a predetermined grid line region of a surface of the doped amorphous silicon layer; and
- etching a non-predetermined grid line region of the doped amorphous silicon layer with an etching solution and removing the protective layer; or
- removing a part of the doped amorphous silicon layer corresponding to a non-predetermined grid line region of a surface of the doped amorphous silicon layer by a laser removing manner.
- In an embodiment, the step of depositing, on a surface of the doped layer, a doped amorphous silicon layer including the doping element is performed by any one of a chemical vapor deposition, a physical vapor deposition and an atomic layer deposition.
- In an embodiment, the step of doping on the surface of the semiconductor substrate to form the doped layer includes:
- forming the doped layer having a polarity opposite to the semiconductor substrate by adopting any one of a high temperature diffusion process, a paste doping process, or an ion implantation process.
- In an embodiment, a square resistance of the doped layer is in a range from 80 Ω/sqr to 400 Ω/sqr.
- In an embodiment, the annealing treatment is performed under protection of an inert atmosphere, and the inert atmosphere includes at least one of nitrogen gas and argon gas; and/or a temperature of the annealing treatment is in a range from 700° C. to 950° C.
- In an embodiment, the step of the forming a solar cell by post-processing the annealed semiconductor substrate includes:
- performing a passivation treatment on the surface of the annealed semiconductor substrate to form at least one passivated layer; and
- performing a metallization treatment on the surface of the passivated semiconductor substrate to form at least one electrode, the at least one electrode penetrating through the at least one passivated layer to form ohmic contact with the heavily doped region of the doped layer.
- According to another aspect of the present disclosure, the present disclosure provides a solar cell manufactured by the method for manufacturing the solar cell described above.
- Compared with the related art, the technical solutions according to the present disclosure can bring at least following beneficial effects:
- In the method for manufacturing a solar cell according to the present disclosure, the doped amorphous silicon layer is deposited on the surface of the semiconductor substrate on which the doped layer is formed; a chemical or physical method is adopted to remove a part of the doped amorphous silicon layer; the annealing treatment is performed to crystallize the doped amorphous silicon layer into a doped amorphous silicon layer (i.e., the doped layer), and during the annealing process, excess non-crystallizable doping atoms in the doped amorphous silicon layer will be pushed into the doped layer (the lightly doped region) of the surface of the semiconductor substrate to realize locally heavy doping of the doped layer, such that the doped layer includes a lightly doped region having a first doping concentration and a heavily doped region having a second doping concentration, to form a selective emitter.
- In this method, the doped amorphous silicon layer has a relatively low crystallization temperature, thereby avoiding defects in the semiconductor substrate due to an excessively high heavily doping temperature; after the doped amorphous silicon layer is crystallized, the doping concentration of the doping atoms in the doped layer is controlled by the deposition process of the amorphous silicon layer, and excessive doping element is not required in heavily doping, thereby avoiding adverse effects such as the boron-rich layer; the doping element in the heavily doped region of the doped layer has relatively high solid solubility, and higher activation doping and lower contact resistance can be achieved; the heavily doped region of the doped layer is higher than the surface (or the lightly doped region) of the semiconductor substrate, so that the impact of “breakdown effect” in a sintering process of Ag and/or Al paste on the front side of a N-type solar cell can be reduced.
- In order to more clearly describe the technical solutions of the embodiments of the present disclosure or the related art, accompany drawings required in the description of the embodiments or the related art will be briefly introduced below. It is apparent that, the accompany drawings in the following description are only some embodiments of the present disclosure, and for those of ordinary skill in the art, other drawings may be obtained based on these drawings without creative work.
-
FIG. 1 is a schematic flow chart of a method for manufacturing a solar cell according to an embodiment of the present disclosure; -
FIG. 2a is a schematic diagram of a partial structure of a solar cell according to an embodiment of the present disclosure; -
FIG. 2b is a schematic diagram of a partial structure of a solar cell according to another embodiment of the present disclosure; -
FIG. 2c is a schematic diagram of a partial structure of a solar cell according to another embodiment of the present disclosure; -
FIG. 3 is a schematic diagram of an overall structure of a PERC solar cell according to an embodiment of the present disclosure; and -
FIG. 4 is a schematic diagram of an overall structure of a Topcon solar cell according to an embodiment of the present disclosure. - In order to better understand the technical solutions of the present disclosure, the embodiments of the present disclosure are described in detail below with reference to the accompanying drawings.
- It should be clear that the described embodiments are only a part of the embodiments of the present disclosure, rather than all the embodiments. Based on the embodiments in the present disclosure, all other embodiments obtained by those of ordinary skill in the art without creative work shall fall within the protection scope of the present disclosure.
- The terms used in the embodiments of the present disclosure are only for the purpose of describing specific embodiments and are not intended to limit the present disclosure. The singular form “a”, “an” “said” and “the” used in the embodiments and appended claims of the present disclosure are also intended to represent a plural form thereof, unless the context clearly indicates other meanings.
- It should be understood that the term “and/or” used in this article is merely an association relationship describing associated objects. It means that there can be three kinds of relationships, for example, A and/or B, which may refer to: A alone exists, A and B exist at the same time, and B exists alone. In addition, the character “/” here generally indicates that the associated objects before and after “/” are in an “or” relationship.
- In the related art, a laser doping method may be used to prepare a selective emitter, but the laser doping method may damage the laser region, resulting in a negative impact on the conversion efficiency; In another case, a reverse etching method may also be used to form the selective emitter, but the reverse etching method will destroy the pyramid structure on the front side of the solar cell, thereby reducing its anti-reflection effect and resulting in a negative impact on the conversion efficiency. In addition, lightly doped and heavily doped regions of the existing selective emitter structure are both implemented on the surface of crystalline silicon, the solid solubility of the doping element in the crystalline silicon may be relatively low, which may lead to a contact resistance with a metal grid is relatively high. Therefore, it is desirable to develop a method for manufacturing the selective emitter of the solar cell, which may improve the conversion efficiency of the solar cell.
- Therefore, in order to overcome imperfections in the related art, the present disclosure provides a solar cell and a method for manufacturing a solar cell, in which a heavily doped amorphous silicon layer is adopted as a doping source to realize selective heavy doping of the emitter, to simplify the production process of a solar cell, improve the conversion efficiency of the solar cell, and reduce production costs.
- In the first aspect, an embodiment of the present disclosure provides a method for manufacturing a solar cell, including following steps:
- Forming a doped layer on a surface of a semiconductor substrate, the doped layer has a first doping concentration of a doping element in the doped layer;
- Depositing, on a surface of the doped layer, a doped amorphous silicon layer including the doping element;
- Selectively removing at least one region of the doped amorphous silicon layer;
- Performing an annealing treatment, for the semiconductor substrate including the doped layer and the doped amorphous silicon layer so that the doped layer includes a lightly doped region having the first doping concentration and a heavily doped region having a second doping concentration, and the second doping concentration being greater than the first doping concentration; and
- Forming a solar cell by post-processing the annealed semiconductor substrate.
- In accordance with the method for manufacturing the solar cell according to the present disclosure, the doped amorphous silicon layer is deposited on the surface of the semiconductor substrate on which the doped layer is formed; a chemical or physical method is adopted to remove a part of the doped amorphous silicon layer; the annealing treatment is performed to crystallize the doped amorphous silicon layer into a doped amorphous silicon layer (i.e., the doped layer), and during the annealing process, excess non-crystallizable doping atoms in the doped amorphous silicon layer will be pushed into the doped layer (the lightly doped region) of the surface of the semiconductor substrate to realize locally heavy doping of the doped layer, such that the doped layer includes a lightly doped region having a first doping concentration and a heavily doped region having a second doping concentration, to form the selective emitter.
- It should be noted that the semiconductor substrate can be a crystalline silicon substrate (or a silicon substrate), such as an amorphous silicon substrate, a monocrystalline silicon substrate or a monocrystalline silicon-like substrate, and the semiconductor substrate may be a P-type silicon substrate or may also be an N-type silicon substrate, and the present disclosure does not limit the specific type of the semiconductor substrate.
- It can be understood that, performing the annealing treatment to the semiconductor substrate may be designated that performing high temperature annealing treatment to the doped layer and the doped amorphous silicon layer as well at the same time, which is a doping process that forms a designated region through a one-step high-temperature annealing treatment, which can greatly simplify the manufacturing process of the solar cell.
- The method for manufacturing a solar cell according to the present disclosure can be adopted to manufacture the N-type solar cell or the P-type solar cell, and it can further be adopted to make a solar cell having a tunnel oxide passivated contact (Topcon) structure or to make passivated emitter rear cells (PERC). Hereinafter, in conjunction with the accompanying drawings in the embodiments of the present disclosure, the method for manufacturing the solar cell will be described as follows, and the described embodiments are only a part of the embodiments of the present disclosure, not all the embodiments. Based on the embodiments of the present disclosure, all other embodiments obtained by those of ordinary skill in the art without creative work shall fall within the protection scope of the present disclosure.
- Referring to
FIG. 1 .FIG. 1 is a flowchart for manufacturing a solar cell according to an embodiment of the present disclosure. - Step S10, forming a doped layer on a surface of a semiconductor substrate, the doped layer has a first doping concentration of a doping element in the doped layer. The formed doped layer and the semiconductor substrate may form a PN junction structure.
- In an embodiment, any one or more methods of high temperature diffusion, paste doping or ion implantation can be adopted to form an N-type or P-type doped layer on the surface of the semiconductor substrate.
- Taking a Topcon cell as an example, boron diffusion doping is performed on a front side of an N-type semiconductor substrate (a surface facing the sun), to form a P-type doped layer (P+ layer). Then, a boron-doped amorphous silicon layer is deposited on the surface of the P-type doped layer. In some embodiments, a boron concentration in the P-type doped layer is smaller than a boron concentration in the boron-doped amorphous silicon layer.
- Taking a PERC cell as an example, phosphorus diffusion doping is performed on a front side of a P-type semiconductor substrate, to form an N-type doped layer (N+ layer). Then, a phosphorus-doped amorphous silicon layer is deposited on the surface of the N-type doped layer. In some embodiments, a phosphorus concentration in the N-type doped layer is smaller than a phosphorus concentration in the phosphorus-doped amorphous silicon layer.
- Square resistance of the doped layer after the doping treatment ranges from 80 Ω/sqr to 400 Ω/sqr, and for example, it may be 80 Ω/sqr, 100 Ω/sqr, 150 Ω/sqr, 200 Ω/sqr, 250 Ω/sqr, 300 Ω/sqr, 350 Ω/sqr, 400 Ω/sqr, etc., and it is not limited to the above examples. The square resistance of the doped layer may also be set according to actual requirements. For example, the square resistance of the doped layer may be in a range of 100 Ω/sqr to 300 Ω/sqr.
- In the above doped layer diffusion resistance, it is helpful to improve the photoelectric conversion efficiency of the solar cell and thus improve the performance of the solar cell.
- Before step S10, a texturing treatment may also be performed on the surface of the semiconductor substrate.
- In some embodiments, the texturing treatment is performed to the semiconductor substrate to form a textured surface or a surface texture structure (such as a pyramid structure). Texturing treatment may be selected from chemical etching, laser etching, mechanical method, plasma etching, etc., which is not limited herein.
- For example, a wet texturing process may be selected, but not limited thereto, to texture a P-type substrate, and when the P-type substrate is a P-type monocrystalline silicon substrate, an alkaline solution such as a potassium hydroxide solution may be used for texturing; when the P-type substrate is a P-type amorphous silicon substrate, an acid solution such as a hydrofluoric acid solution may be used for texturing. In addition, a small amount of texturing additives may be added to the above acidic or alkaline solutions.
- In an embodiment, texturing is adopted to produce a textural structure for the surface of the silicon substrate, to generate a light trapping effect and increase an amount of light absorbed by the solar cell, thereby improving the conversion efficiency of the solar cell.
- Optionally, before the texturing treatment, a step of cleaning the semiconductor substrate may also be included, to remove metal and organic contaminants from the surface.
- Step S20, depositing, on the surface of the doped layer, a doped amorphous silicon layer including the doping element.
- In an embodiment, chemical vapor deposition (CVD), physical vapor deposition (PVD), or atomic layer deposition (ALD) may be adopted for the deposition process to form the doped amorphous silicon layer. Further, plasma enhanced chemical vapor deposition (PECVD) or low-pressure chemical vapor deposition (LPCVD) may be adopted. In addition, the deposition may also adopt other similar deposition methods, which are not limited in the present disclosure. Similarly, equipment used for the deposition can be PVD equipment, ALD equipment, PECVD equipment, LPCVD equipment, and on the like.
- Step S20 includes at least the following two implementation modes:
- One-step deposition method: forming an amorphous silicon layer on the surface of the doped layer and simultaneously performing an in-situ doping treatment, to form the doped amorphous silicon layer; or,
- Two-step deposition method: depositing an amorphous silicon layer on the surface of the doped layer, and then doping on the amorphous silicon layer to form the doped amorphous silicon layer.
- It should be noted that, as shown in
FIGS. 2a -2 c, the in-situ doped amorphous silicon is deposited on the surface of the dopedlayer 2, that is, a method such as PEVCD or PVD is used to form the dopedamorphous silicon layer 3, and the amorphous silicon layer is doped while being deposited. - The doping process may also use any one or more methods of high-temperature diffusion, paste doping, or ion implantation. The doped
amorphous silicon layer 3 may be a P-type amorphous silicon layer, and its doping element may be selected from the group IIIA, such as boron, gallium or indium. The dopedamorphous silicon layer 3 may also be an N-type amorphous silicon layer, and its doping element may be selected from the group VA, such as phosphorus or arsenic. - For example, a thickness of the doped
amorphous silicon layer 3 may be in a range from 20 nm to 300 nm, and it may be 20 nm, 50 nm, 80 nm, 100 nm, 150 nm, 180 nm, 200 nm, 250 nm, 300 nm, and it is not limited to the above examples. The thickness of the dopedamorphous silicon layer 3 may also be set according to actual requirements. For example, the thickness of the dopedamorphous silicon layer 3 is in a range from 50 nm to 150 nm. - In some embodiments, a total thickness of the semiconductor substrate after the first doping treatment (S10) remains unchanged, and a semiconductor locate below the surface by a certain thickness is doped with impurities (boron or phosphorus) to form a P-type or N-type doped
layer 2. The dopedamorphous silicon layer 3 deposited on the dopedlayer 2 and the surface of the dopedsemiconductor substrate 1 form a height difference, such that there is a certain height difference between the heavily dopedregion 21 and the lightly dopedregion 22 in the dopedlayer 2. - Step S30, selectively removing at least one region of the doped
amorphous silicon layer 3. - In an embodiment, the step of removing at least one region of the doped
amorphous silicon layer 3 is performed by, but is not limited to, physical or chemical methods. Exemplarily, the removing process includes: - Providing a protective layer on a predetermined grid line region of the surface of the doped amorphous silicon layer; and
- Etching a non-predetermined grid line region of the doped amorphous silicon layer through an etching solution and removing the protective layer; or
- Removing a part of the doped amorphous silicon layer corresponding to the non-predetermined grid line region by a laser removing manner.
- It should be noted that the etching solution may be, for example, at least one or more of hydrofluoric acid solution, nitric acid solution, and sulfuric acid solution. As shown in
FIG. 2b , after removing the doped amorphous silicon layer in the non-predetermined grid line region, the doping concentration of the doping element in the remaining dopedamorphous silicon layer 3 is still greater than the doping concentration of the doping element in the dopedlayer 2. The predetermined grid line region may refer to a region corresponding to an electrode formed in subsequent steps. - Step S40, performing the annealing treatment, for the semiconductor substrate including the doped layer and the doped amorphous silicon layer so that the doped layer includes a lightly doped region having the first doping concentration and a heavily doped region having a second doping concentration, the second doping concentration being greater than the first doping concentration.
- As shown in
FIGS. 2b -2 c, since the doping concentration of the doping element in the remaining dopedamorphous silicon layer 3 is still greater than the doping concentration of the doping element in the dopedlayer 2, after the annealing treatment, the dopedamorphous silicon layer 3 is crystallized to form a doped amorphous silicon layer, and at least a part of the doping atoms in the dopedamorphous silicon layer 3 are pushed into the dopedlayer 2, so that the doping concentration of the doping element in the dopedlayer 2 in the region covering the dopedamorphous silicon layer 3 is increased, and the doping concentration of the doping element in the dopedlayer 2 in the region not covering the dopedamorphous silicon layer 3 remains substantially unchanged, so that the doped layer includes a lightly dopedregion 22 having a first doping concentration and a heavily dopedregion 21 having a second doping concentration, and the second doping concentration is greater than the first doping concentration. Thus, a selective emitter structure (including a heavily doped region and a lightly doped region) is formed, and the doping atoms in the heavily dopedregion 21 have a relatively high solid solubility, so that higher activation doping and lower contact resistance can be achieved. - The annealing treatment is performed under protection of an inert atmosphere, and the inert atmosphere includes at least one of nitrogen gas and argon gas, and it may also be a mixed gas of the nitrogen gas and the argon gas.
- In some embodiments, a temperature of the annealing treatment is in a range from 700° C. to 950° C., and for example, it may be 700° C., 750° C., 800° C., 840° C., 850° C., 860° C., 880° C., 900° C., 950° C., etc. For example, the temperature of the annealing treatment may be in a range from 800° C. to 900° C.
- It is helpful to complete the doping process in a specified region by one-step high temperature annealing treatment within the above temperature of the annealing treatment, and the crystalline silicon structure and electrical properties thereof can be improved, which helps to increase the conversion efficiency of the solar cell.
- The square resistance of the doped layer after the doping treatment is in a range from 80 Ω/sqr to 400 Ω/sqr, and for example, it mayn be 80 Ω/sqr, 100 Ω/sqr, 150 Ω/sqr, 200 Ω/sqr, 250 Ω/sqr, 300 Ω/sqr, 350 Ω/sqr, 400 Ω/sqr, etc., which is not limited to the above examples, and the square resistance of the doped layer may also be set according to actual needs. For example, the square resistance of the doped layer is in a range from 100 Ω/sqr to 300 Ω/sqr.
- According to the present disclosure, the doped amorphous silicon layer has a relatively low crystallization temperature, which may avoid defects in the semiconductor substrate due to an excessively high heavily doping temperature; after the doped amorphous silicon layer is crystallized, the doping concentration of the doping atoms in the doped layer is controlled by the deposition process of the amorphous silicon layer, and excessive doping element is not required in heavily doping, which can avoid the adverse effects such as boron-rich layer; in addition, the heavily doped region (including the remaining amorphous silicon layer) is higher than the surface of the semiconductor substrate, and there is a certain height difference, so that an impact of a “breakdown effect” in a sintering process of Ag and/or Al paste on the front side of a N-type solar cell can be reduced.
- Optionally, after the annealing treatment, a step of cleaning the semiconductor substrate may also be included, and for example, a mixed solution of hydrofluoric acid or hydrochloric acid and hydrogen peroxide may be used for cleaning, to reduce impurities and improve the conversion efficiency. The present disclosure does not limit the specific operation mode or condition of the cleaning, and it may be selected according to actual operations.
- Step S50, forming a solar cell by post-processing the annealed semiconductor substrate. The step S50 may include:
- Performing a passivation treatment on the surface of the annealed semiconductor substrate to form at least one passivated layer; and
- Performing a metallization treatment on the surface of the passivated semiconductor substrate to form at least one electrode, the at least one electrode penetrating through the passivated layer and the heavily doped region of the doped layer to form ohmic contact. For example, the electrode is arranged on the amorphous silicon layer in the heavily doped region.
- For illustration, the passivation treatment is performed on the front side of the semiconductor substrate, to form a front passivated layer on an upper surface of the doped layer. Furthermore, an anti-reflection layer may also be formed on the upper surface of the passivated layer on the front side of the semiconductor substrate.
- In some embodiments, the front passivated layer includes any one or a combination of a silicon nitride film (silicon nitride layer), a silicon oxynitride film, and an aluminum oxide/silicon nitride laminated structure. It is appreciated that, the front passivated layer may also adopt other types of passivated layers, and the present disclosure does not limit the specific material of the front passivated layer. The above front passivated layer can produce a good passivation effect on the silicon substrate, which helps to improve the conversion efficiency of the solar cell.
- Further, in some embodiments, the passivation treatment may also be performed on a back side of the semiconductor substrate to form a back passivated layer, and the back passivated layer includes any one or a combination of a silicon nitride layer, a silicon oxynitride layer, and an aluminum oxide/silicon nitride laminated structure. It is appreciated that, the back passivated layer may also adopt other types of passivated layers, and the present disclosure does not limit the specific material of the back passivated layer. For example, taking the Topcon cell as an example, an oxidizing treatment may be performed on the back side of the semiconductor substrate after etching, to form a tunnel oxidized layer, then a layer of highly doped amorphous silicon layer is formed on a bottom surface of the tunnel oxidized layer, and the two form a passivated contact structure (back passivated layer). The above-mentioned back passivated layer can produce a good passivation effect on the silicon substrate, which helps to improve the conversion efficiency of the solar cell.
- Furthermore, a metalizing treatment is performed to the surface of the semiconductor substrate after the passivation treatment to obtain at least one electrode, and the at least one electrode forms ohmic contact with the heavily doped region of the selective emitter through the doped amorphous silicon layer. The at least one electrode may be used to collect electrical energy converted by the solar cell.
- Optionally, a screen-printing technique is adopted to print conductive paste on the surface of the semiconductor substrate, and then the surface is sintered and dried, to form a grid line electrode. The formed grid line electrode is electrically connected to the semiconductor substrate through the heavily doped region of the doped layer. The conductive paste includes, but is not limited to, silver paste and/or aluminum paste.
- In other embodiments, the electrode structure may be formed on the front side and/or the back side of the semiconductor substrate.
- It should be noted that, in the present disclosure, unless otherwise specified, respective operation steps may be performed in the above shown sequence or in other sequences. The present disclosure does not limit the sequence of the steps for manufacturing the solar cell, which can be adjusted according to an actual production process.
- In the second aspect, an embodiment of the present disclosure further provides a solar cell, and the solar cell may be manufactured by any of the above methods.
- The solar cell and the method for manufacturing the aforementioned solar cell according to the present disclosure are based on the same inventive concept, so they share all features and advantages described above, which will not be repeated here.
- For illustration, the solar cell includes a front electrode, a front anti-reflection layer and/or a front passivated layer, a selective emitter, a semiconductor substrate, a back passivated layer, and a back electrode that are sequentially stacked from top to bottom. The selective emitter includes a lightly doped region having a first doping concentration and a heavily doped region having a second doping concentration.
- The selective emitter structure is explained in detail below through two exemplary embodiments. As shown in
FIG. 3 , in an embodiment, the solar cell is a solar cell having a PERC structure, and the solar cell includes: - A
semiconductor substrate 10, thesemiconductor substrate 10 includes a front side and a back side opposed to each other; - A doped
layer 13 located on the front side of thesemiconductor substrate 10, the dopedlayer 13 includes a lightly dopedregion 131 having a first doping concentration and a heavily dopedregion 132 having a second doping concentration, a selective emitter structure is formed between the heavily dopedregion 131 and the lightly dopedregion 132, and the selective emitter structure has a certain height difference; - A front passivated layer and/or
anti-reflection layer 12 on an upper surface of the dopedlayer 13; - A front electrode 11 located on the upper surface of the front passivated layer and/or the
anti-reflection layer 12, the front electrode 11 penetrates through the front passivated layer and/oranti-reflection layer 12 and the heavily dopedregion 131 of the dopedlayer 13 to form ohmic contact; - A back passivated
layer 14 located on the back side of thesemiconductor substrate 10; and - A back electrode 15 located on a bottom surface of the back passivated layer 8, the back passivated
layer 14 is provided with an opening, and at least a part of the back electrode 15 penetrates through the opening to form ohmic contact with thesemiconductor substrate 10. - In another embodiment, the solar cell is a solar cell having a Topcon structure, as shown in
FIG. 4 , the solar cell includes: - A
semiconductor substrate 10, thesemiconductor substrate 10 includes a front side and a back side opposite to the front side; - A doped
layer 13 on the front side of thesemiconductor substrate 10, the dopedlayer 13 includes a lightly dopedregion 131 having a first doping concentration and a heavily dopedregion 132 having a second doping concentration, a selective emitter structure is formed between the heavily dopedregion 131 and the lightly dopedregion 132, and the selective emitter structure has a certain height difference. - A front passivated layer and/or
anti-reflection layer 12 located on an upper surface of the dopedlayer 13; - A front electrode 11 located on the upper surface of the front passivated layer and/or
anti-reflection layer 12, the front electrode 11 forms ohmic contact with thesemiconductor substrate 10 through the heavily dopedregion 132 of the dopedlayer 13; - A tunnel oxidized
layer 16 located on the back side of thesemiconductor substrate 10; - A doped
amorphous silicon layer 17 located on a bottom surface of the tunnel oxidizedlayer 16; - A back passivated
layer 14 located on the bottom surface of the dopedamorphous silicon layer 17; and - A back electrode 15 located on the bottom surface of the back passivated
layer 14, the back electrode 15 penetrates through the back passivatedlayer 14 to form ohmic contact with the dopedamorphous silicon layer 17, the dopedamorphous silicon layer 17 and the tunnel oxidizedlayer 16 form a Topcon structure. - For the structure of the solar cell, such as the specific type of each layer, reference can be made to relevant description of the method for manufacturing the solar cell, and it will not be described in detail here.
- The materials of the front electrode 11 and the back electrode 15 are not limited in the present disclosure. For example, the front electrode 11 may be a silver electrode or a silver/aluminum electrode, and the back electrode 15 may be a silver electrode.
- The specific type of the doped
layer 13 is not limited in the present disclosure. For example, the dopedlayer 13 may be a P-type amorphous silicon layer or an N-type amorphous silicon layer. The specific types of the front passivated layer and/oranti-reflection layer 12 and the back passivatedlayer 14 are not limited in the present disclosure, and for example, they may be silicon nitride layers, silicon oxynitride layers, aluminum oxide/silicon nitride laminated structures, and the like. - It should also be noted that the present disclosure does not limit the thickness of each layer structure in the foregoing solar cell, and the thickness may be adjusted by those skilled in the art according to actual conditions.
- The above descriptions are only exemplary embodiments of the present disclosure and are not intended to limit the present disclosure. For those skilled in the art, the present disclosure may have various modifications and changes. Any modification, equivalent replacement, improvement, etc. made within the spirit and principle of the present disclosure shall be included in the protection scope of the present disclosure.
- It should be pointed out that a part of the patent application file of the present disclosure contains content protected by copyright. Except for making copies of the patent documents or the contents of the recorded patent documents of the Patent Office, the copyright owner reserves the copyright.
Claims (20)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US17/578,868 US11721783B2 (en) | 2020-08-24 | 2022-01-19 | Solar cell and method for manufacturing the same |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
CN202010857263.XA CN111952417A (en) | 2020-08-24 | 2020-08-24 | Solar cell and preparation method thereof |
CN202010857263.X | 2020-08-24 |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/578,868 Continuation US11721783B2 (en) | 2020-08-24 | 2022-01-19 | Solar cell and method for manufacturing the same |
Publications (2)
Publication Number | Publication Date |
---|---|
US20220059719A1 true US20220059719A1 (en) | 2022-02-24 |
US11264529B1 US11264529B1 (en) | 2022-03-01 |
Family
ID=72290950
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/005,869 Active US11264529B1 (en) | 2020-08-24 | 2020-08-28 | Solar cell and method for manufacturing the same |
US17/578,868 Active US11721783B2 (en) | 2020-08-24 | 2022-01-19 | Solar cell and method for manufacturing the same |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US17/578,868 Active US11721783B2 (en) | 2020-08-24 | 2022-01-19 | Solar cell and method for manufacturing the same |
Country Status (3)
Country | Link |
---|---|
US (2) | US11264529B1 (en) |
EP (1) | EP3961728A1 (en) |
CN (1) | CN111952417A (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN115036396A (en) * | 2022-07-14 | 2022-09-09 | 泰州中来光电科技有限公司 | Preparation method of boron-doped emitter |
CN115172523A (en) * | 2022-07-13 | 2022-10-11 | 东方日升新能源股份有限公司 | Preparation method of solar cell |
CN117558821A (en) * | 2023-10-20 | 2024-02-13 | 西安隆基乐叶光伏科技有限公司 | Solar cell manufacturing method and solar cell |
CN117594669A (en) * | 2024-01-19 | 2024-02-23 | 浙江晶科能源有限公司 | Solar cell, preparation method thereof, laminated cell and photovoltaic module |
CN117976775A (en) * | 2024-04-01 | 2024-05-03 | 浙江晶科能源有限公司 | Method for manufacturing solar cell |
CN118039738A (en) * | 2024-02-06 | 2024-05-14 | 滁州捷泰新能源科技有限公司 | Solar cell and preparation method thereof |
WO2024169837A1 (en) * | 2023-02-14 | 2024-08-22 | 通威太阳能(成都)有限公司 | Solar cell and preparation method therefor |
Families Citing this family (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN111952417A (en) * | 2020-08-24 | 2020-11-17 | 晶科绿能(上海)管理有限公司 | Solar cell and preparation method thereof |
CN112582485B (en) * | 2020-12-15 | 2024-04-09 | 泰州隆基乐叶光伏科技有限公司 | Solar cell and manufacturing method thereof |
CN114695802B (en) * | 2020-12-30 | 2024-11-01 | 北京夏禾科技有限公司 | Organic electroluminescent device |
CN112563348B (en) * | 2021-01-07 | 2024-03-08 | 南通天盛新能源股份有限公司 | Metallization method for passivation contact solar cell back electrode of tunneling oxide layer |
CN115274871B (en) * | 2021-04-30 | 2024-04-02 | 泰州中来光电科技有限公司 | Contact structure applied to tunneling solar cell, solar cell with contact structure and manufacturing method of solar cell |
CN115274869B (en) * | 2021-04-30 | 2023-11-10 | 泰州中来光电科技有限公司 | Passivation contact structure with same polarity, battery, preparation process, assembly and system |
CN113421949B (en) * | 2021-08-23 | 2021-11-26 | 晶科能源(海宁)有限公司 | Solar cell, preparation method thereof and photovoltaic module |
CN113782641B (en) * | 2021-09-13 | 2024-01-30 | 浙江晶科能源有限公司 | Preparation process of solar cell |
EP4322227A4 (en) * | 2022-06-30 | 2024-07-03 | Hengdian Group Dmegc Magnetics Co Ltd | Solar cell structure and manufacturing method therefor |
CN117712204A (en) * | 2023-02-23 | 2024-03-15 | 隆基绿能科技股份有限公司 | Low-oxygen silicon wafer and preparation method thereof |
Family Cites Families (23)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP4481869B2 (en) * | 2005-04-26 | 2010-06-16 | 信越半導体株式会社 | SOLAR CELL MANUFACTURING METHOD, SOLAR CELL, AND SEMICONDUCTOR DEVICE MANUFACTURING METHOD |
TW201027783A (en) * | 2008-09-19 | 2010-07-16 | Applied Materials Inc | Methods of making an emitter having a desired dopant profile |
KR100997669B1 (en) | 2008-11-04 | 2010-12-02 | 엘지전자 주식회사 | Silicon solar cell using screen printing and Manufacturing method of thereof |
KR101145928B1 (en) * | 2009-03-11 | 2012-05-15 | 엘지전자 주식회사 | Solar Cell and Manufacturing Method of the same |
KR101225978B1 (en) * | 2009-06-25 | 2013-01-24 | 엘지전자 주식회사 | Sollar Cell And Fabrication Method Thereof |
US8110431B2 (en) * | 2010-06-03 | 2012-02-07 | Suniva, Inc. | Ion implanted selective emitter solar cells with in situ surface passivation |
KR101729304B1 (en) * | 2010-12-21 | 2017-04-21 | 엘지전자 주식회사 | Solar cell and method for manufacturing the same |
TWI453939B (en) * | 2010-12-30 | 2014-09-21 | Au Optronics Corp | Solar cell and method of making the same |
KR101199649B1 (en) * | 2010-12-31 | 2012-11-08 | 현대중공업 주식회사 | Localized Emitter Solar Cell and Method for Manufacturing Thereof |
KR101969032B1 (en) * | 2011-09-07 | 2019-04-15 | 엘지전자 주식회사 | Solar cell and manufacturing method thereof |
KR101860919B1 (en) * | 2011-12-16 | 2018-06-29 | 엘지전자 주식회사 | Solar cell and method for manufacturing the same |
KR101902887B1 (en) * | 2011-12-23 | 2018-10-01 | 엘지전자 주식회사 | Method for manufacturing the same |
KR101879781B1 (en) * | 2012-05-11 | 2018-08-16 | 엘지전자 주식회사 | Solar cell, method for manufacturing dopant layer, and method for manufacturing solar cell |
US20140099780A1 (en) * | 2012-10-05 | 2014-04-10 | International Business Machines Corporation | Laser Doping of Crystalline Semiconductors Using a Dopant-Containing Amorphous Silicon Stack For Dopant Source and Passivation |
KR101382047B1 (en) * | 2012-10-31 | 2014-04-07 | 현대중공업 주식회사 | Method for fabricating selective emitter structure of solar cell |
US20150280043A1 (en) * | 2014-03-27 | 2015-10-01 | David D. Smith | Solar cell with trench-free emitter regions |
TWI590473B (en) * | 2014-10-24 | 2017-07-01 | 昱晶能源科技股份有限公司 | Solar cell and method for manufacturing the same |
CN207398153U (en) * | 2017-06-16 | 2018-05-22 | 国家电投集团科学技术研究院有限公司 | Silicon heterojunction solar battery |
CN111063761A (en) * | 2018-10-17 | 2020-04-24 | 晶澳太阳能有限公司 | Preparation process of solar cell |
JP2020167238A (en) * | 2019-03-28 | 2020-10-08 | パナソニック株式会社 | Solar cell and solar cell module |
CN112133763A (en) * | 2019-06-24 | 2020-12-25 | 泰州隆基乐叶光伏科技有限公司 | P-type crystalline silicon solar cell and production method |
CN111370539A (en) * | 2020-03-19 | 2020-07-03 | 泰州中来光电科技有限公司 | Preparation method of solar cell with selective emitter |
CN111952417A (en) * | 2020-08-24 | 2020-11-17 | 晶科绿能(上海)管理有限公司 | Solar cell and preparation method thereof |
-
2020
- 2020-08-24 CN CN202010857263.XA patent/CN111952417A/en active Pending
- 2020-08-28 EP EP20193423.9A patent/EP3961728A1/en active Pending
- 2020-08-28 US US17/005,869 patent/US11264529B1/en active Active
-
2022
- 2022-01-19 US US17/578,868 patent/US11721783B2/en active Active
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
CN115172523A (en) * | 2022-07-13 | 2022-10-11 | 东方日升新能源股份有限公司 | Preparation method of solar cell |
CN115036396A (en) * | 2022-07-14 | 2022-09-09 | 泰州中来光电科技有限公司 | Preparation method of boron-doped emitter |
WO2024169837A1 (en) * | 2023-02-14 | 2024-08-22 | 通威太阳能(成都)有限公司 | Solar cell and preparation method therefor |
CN117558821A (en) * | 2023-10-20 | 2024-02-13 | 西安隆基乐叶光伏科技有限公司 | Solar cell manufacturing method and solar cell |
CN117594669A (en) * | 2024-01-19 | 2024-02-23 | 浙江晶科能源有限公司 | Solar cell, preparation method thereof, laminated cell and photovoltaic module |
CN118039738A (en) * | 2024-02-06 | 2024-05-14 | 滁州捷泰新能源科技有限公司 | Solar cell and preparation method thereof |
CN117976775A (en) * | 2024-04-01 | 2024-05-03 | 浙江晶科能源有限公司 | Method for manufacturing solar cell |
Also Published As
Publication number | Publication date |
---|---|
US20220140178A1 (en) | 2022-05-05 |
US11264529B1 (en) | 2022-03-01 |
US11721783B2 (en) | 2023-08-08 |
CN111952417A (en) | 2020-11-17 |
EP3961728A1 (en) | 2022-03-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US11264529B1 (en) | Solar cell and method for manufacturing the same | |
CN109037359B (en) | Solar cell | |
CN110838536A (en) | Back contact solar cell with various tunnel junction structures and preparation method thereof | |
CN114709277B (en) | Solar cell, preparation method thereof and photovoltaic module | |
CN111755552A (en) | Solar cell and manufacturing method thereof | |
WO2022142343A1 (en) | Solar cell and preparation method therefor | |
CN114975683B (en) | Solar cell and preparation method thereof | |
KR101886818B1 (en) | Method for manufacturing of heterojunction silicon solar cell | |
CN210778636U (en) | Back contact solar cell with multiple tunnel junction structures | |
CN113851555A (en) | N-type TOPCon solar cell and manufacturing method thereof | |
CN112885924A (en) | Solar cell and manufacturing method thereof | |
CN113875025A (en) | Solar cell and method for manufacturing solar cell | |
CN115458612A (en) | Solar cell and preparation method thereof | |
CN116110978B (en) | Solar cell, preparation method thereof and photovoltaic module | |
CN113629162A (en) | Silicon-based solar cell unit and manufacturing method thereof | |
CN116864555A (en) | Topcon battery with back adopting double-layer tunneling layer structure and preparation method thereof | |
CN116454168A (en) | TOPCON battery and preparation method thereof | |
KR20150045801A (en) | Solar cell and method for manufacutring the same | |
CN109755330B (en) | Pre-diffusion sheet for passivating contact structures, and preparation method and application thereof | |
CN114883421A (en) | Double-sided passivation contact solar cell and manufacturing method thereof | |
CN114050105A (en) | TopCon battery preparation method | |
CN112447867A (en) | Solar cell structure and manufacturing method thereof | |
CN114744050B (en) | Solar cell and photovoltaic module | |
CN112838132A (en) | Solar cell laminated passivation structure and preparation method thereof | |
CN116435385A (en) | TOPCON battery and preparation method thereof |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
FEPP | Fee payment procedure |
Free format text: ENTITY STATUS SET TO UNDISCOUNTED (ORIGINAL EVENT CODE: BIG.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
AS | Assignment |
Owner name: ZHEJIANG JINKO SOLAR CO., LTD, CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YANG, JIE;WANG, ZHAO;ZHENG, PEITING;AND OTHERS;SIGNING DATES FROM 20200827 TO 20200828;REEL/FRAME:053863/0638 Owner name: JINKO GREEN ENERGY (SHANGHAI) MANAGEMENT CO., LTD, CHINA Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:YANG, JIE;WANG, ZHAO;ZHENG, PEITING;AND OTHERS;SIGNING DATES FROM 20200827 TO 20200828;REEL/FRAME:053863/0638 |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |