US20120201089A1 - Integrated circuit device comprises an interface to transmit a first code, a strobe signal after a delay and data to a dynamic random access memory (dram) - Google Patents
Integrated circuit device comprises an interface to transmit a first code, a strobe signal after a delay and data to a dynamic random access memory (dram) Download PDFInfo
- Publication number
- US20120201089A1 US20120201089A1 US13/451,252 US201213451252A US2012201089A1 US 20120201089 A1 US20120201089 A1 US 20120201089A1 US 201213451252 A US201213451252 A US 201213451252A US 2012201089 A1 US2012201089 A1 US 2012201089A1
- Authority
- US
- United States
- Prior art keywords
- data
- dram
- command information
- signal
- conveying
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F13/00—Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
- G06F13/14—Handling requests for interconnection or transfer
- G06F13/16—Handling requests for interconnection or transfer for access to memory bus
- G06F13/1605—Handling requests for interconnection or transfer for access to memory bus based on arbitration
- G06F13/161—Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/4076—Timing circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C11/00—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
- G11C11/21—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
- G11C11/34—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
- G11C11/40—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
- G11C11/401—Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
- G11C11/4063—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
- G11C11/407—Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
- G11C11/409—Read-write [R-W] circuits
- G11C11/4096—Input/output [I/O] data management or control circuits, e.g. reading or writing circuits, I/O drivers or bit-line switches
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C5/00—Details of stores covered by group G11C11/00
- G11C5/06—Arrangements for interconnecting storage elements electrically, e.g. by wiring
- G11C5/066—Means for reducing external access-lines for a semiconductor memory clip, e.g. by multiplexing at least address and data signals
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1072—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers for memories with random access ports synchronised on clock signal pulse trains, e.g. synchronous memories, self timed memories
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/10—Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
- G11C7/1078—Data input circuits, e.g. write amplifiers, data input buffers, data input registers, data input level conversion circuits
- G11C7/109—Control signal input circuits
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C7/00—Arrangements for writing information into, or reading information out from, a digital store
- G11C7/22—Read-write [R-W] timing or clocking circuits; Read-write [R-W] control signal generators or management
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/12—Group selection circuits, e.g. for memory block selection, chip selection, array selection
Definitions
- the present invention relates to dynamic random access memory (DRAM), and more specifically, to a method and apparatus for controlling data transfers to and from a dynamic random access memory.
- DRAM dynamic random access memory
- Dynamic random access memory (DRAM) components such as those illustrated in FIG. 1A , provide an inexpensive solid-state storage technology for today's computer systems. Digital information is maintained in the form of a charge stored on a two-dimensional array of capacitors. One such capacitor is illustrated in FIG. 1B .
- DRAM Dynamic random access memory
- FIG. 2 illustrates a prior art memory system including DRAM with the corresponding control, address and data wires which connect the DRAM to the processor or memory controller component.
- a write access is initiated by transmitting a row address on the address wires and by transmitting row address strobe (RAS) signal. This causes the desired row to be sensed and loaded by the column amplifiers.
- the column address is transmitted on the address wires and the column address strobe (CAS) signal is transmitted along with the first word of the write data WData(a,l).
- the data word is then received by the DRAM and written into the column amplifiers at the specified column address. This step can be repeated “n” times in the currently loaded row before a new row is sensed and loaded. Before a new row is sensed, the old row must be restored back to the memory core and the bit lines of the DRAM precharged.
- FIG. 3A illustrates synchronous write timing.
- a, b . . . represent a row address
- , 2 . . . n represent a column address
- WData [row, col] represents the DRAM address of data words
- the row address strobe (RAS) is a control signal for initiating a sense operation
- WRITE(CAS) initiates the write operation on the column amplifiers.
- the row column address delay timing parameter is equal to two clock cycles. After the row address is asserted at the first clock cycle, column addresses and write data are asserted after the delay to write the data into the DRAM array.
- FIG. 3B illustrates synchronous read timing.
- a processor initiates a read access by transmitting a row address on the address wires and by transmitting the row address strobe (RAS) signal. This causes the desired row to be sensed by the column amplifiers. The column address is then transmitted on the address wire and the column address strobe (CAS) signal is transmitted. The first word of the read data RData (a,) is then transmitted by the DRAM and received by the processor. This step can be repeated “n” times in the currently loaded row before a new row is sensed and loaded. Before a new row is sensed, the old row must be restored back to the memory array.
- RAS row address strobe
- EDO Extended Data-Out
- OE output enable
- CAS column address stobe
- the prior art also includes Synchronous DRAM (SDRAM) memory systems.
- SDRAM Synchronous DRAM
- the interface of an SDRAM includes a multiplexed address bus and a high-speed clock.
- the high speed clock is used to synchronize the flow of addresses, data, and control on and off the DRAM, and to facilitate pipelining of operations. All address, data and control inputs are latched on the rising edge of the clock. Outputs change after the rising edge of the clock.
- SDRAMs typically contain a mode register.
- the mode register may be loaded with values which control certain operational parameters.
- the mode register may contain a burst length value, a burst type value, and a latency mode value.
- the burst length value determines the length of the data bursts that the DRAM will perform.
- the burst type value determines the ordering of the data sent in the bursts. Typical burst orders include sequential and sub-block ordered.
- the latency mode value determines the number of clock cycles between a column address and the data appearing on the data bus. The appropriate value for this time interval depends largely on the operating frequency of the SDRAM. Since the SDRAM cannot detect the operating frequency, the latency mode value is programmable by a user.
- the prior art also includes memory systems in which data transfer operations are performed by DRAMs in response to transfer requests issued to the DRAMs by a controller.
- FIG. 4 it illustrates a memory system in which data transfers are made in response to transfer requests.
- the request packet format is designed for use on a high speed multiplexed bus for communicating between master devices, such as processors, and slave devices, such as memories.
- the bus carries substantially all address, data, and control information needed by the master devices for communication with the slave devices coupled to the bus.
- the bus architecture includes the following signal transmission lines: BusCtl, BusData [8:0], BusEnable, as well as clock signal lines and power and ground lines. These lines are connected in parallel to each device.
- the processors communicate with the DRAMs to read and write data to the memory.
- the processors form request packets which are communicated to the DRAMs by transmitting the bits on predetermined transmission lines at a predetermined time sequence (i.e. at predetermined clock cycles).
- the bus interface of the DRAM receiver processes the information received to determine the type of memory request and the number of bytes of the operation.
- the DRAMs then perform the memory operation indicated by the request packet.
- FIG. 5 illustrates command control information 00 that is sent in a data transfer request according to a prior art protocol.
- the command control information 500 is sent over a BusCtl line and a nine-bit data bus (BusData[8:0]) in six clock cycles.
- the command control information 500 includes groups of bits 501 , 502 , 504 , 506 and 508 that constitute an address, an operation code consisting of six bits 510 , 512 , 514 , 516 , 518 and 520 , and groups of bits 522 , 524 and 528 that specify a count.
- the address identified in the command control information 500 specifies the target DRAM and the beginning location within the DRAM of the data on which the operation is to be performed.
- the count identified in the command control information 500 specifies the amount of information on which the operation is to be performed.
- One object of the present invention is to provide a mechanism to decouple control timing from data timing.
- Another object of the present invention is to provide mechanisms that use minimal bandwidth to determine data timing while minimizing the latency from signaling that the data transfer should terminate to the transmission of the final data packet.
- Another object of the present invention is to provide mechanisms for arbitrarily long data transfers following a command. This may include simultaneous provision of a new column address for each data packet transferred.
- Another object of the present invention is to provide a means to signal simultaneously with termination of the data transfer that a precharge operation should be performed.
- Another object of the present invention is to provide mechanisms and methods for interleaving control and data information in such a fashion that pin utilization is maximized without placing latency requirements upon the DRAM core that are difficult or expensive to satisfy.
- Another object of the present invention is to provide a mechanism for interleaving control and data information that minimizes bandwidth consumed for signaling the beginning and ending of data transfers.
- Another object of the present invention is to provide for devices that do not always interpret the information presented at their pins.
- Each command provides sufficient information that all further control information related to the command can be easily determined even in the presence of control information related to previous command transfers.
- Another object of the present invention is to provide a mechanism for optionally sequencing a series of core operations prior to data transmission and, optionally, a final core operation after data transmission is terminated.
- Another object of the present invention is to provide a DRAM core which allows a single high current RAS operation at any one time in order to minimize the cost and complexity of the DRAM.
- Another object of the present invention is to provide an encoding of the command such that decoding space and time is minimized and functionality is maximized.
- the present invention provides a method and apparatus for performing data transfers within a computer system.
- the method includes causing a controller to transmit control information on a bus.
- the control information specifies a data transfer operation and a beginning location of data to be transferred.
- the controller determines, after transmitting the control information on the bus, a desired amount of data to be transferred in the data transfer operation.
- the controller transmits over the bus a terminate indication at a time that is based on the desired amount of data and a beginning time of the data transfer operation.
- a memory device reads the control information on the bus.
- the memory device performs the specified data transfer operation on data stored at the beginning location.
- the memory device continues to perform the specified data transfer operation until detecting the terminate indication on the bus.
- the memory device ceases to perform the data transfer operation at a time that is based on the time at which the terminate indication is detected.
- FIG. 1A is a block diagram of prior art dynamic random access memory (DRAM) component
- FIG. 1B illustrates a storage cell of the DRAM shown in FIG. 1A ;
- FIG. 2 is a block diagram illustrating a DRAM system and input/output pins and signal lines for accessing the DRAM;
- FIG. 3A is a timing diagram illustrating synchronous write timing
- FIG. 3B is a prior art timing diagram illustrating synchronous read timing
- FIG. 4 is a prior art memory system in which a memory controller issues request packets to DRAM over a channel;
- FIG. 5 illustrates command control information that is sent from a controller to a DRAM according to a prior art protocol
- FIG. 6 is a block diagram of a computing system that includes the present invention.
- FIG. 7 is a block diagram the illustrates the control and decode circuitry of a DRAM according to one embodiment of the invention.
- FIG. 8 is a flow chart illustrating the protocol employed by a controller to initiate data transfers according to an embodiment of the present invention
- FIG. 9 illustrates a request packet according to one embodiment of the present invention.
- FIG. 10 is a timing diagram illustrating interleaved read/write transaction timing when the read latency equals the write latency according to a prior art protocol
- FIG. 11 is a timing diagram which illustrates synchronous interleaved read timing with multiplexed data/row/control information according to an alternative prior art/protocol
- FIG. 12 illustrates the timing of five transactions performed in a non-interleaved embodiment of the present invention
- FIG. 13 illustrates the timing of five transactions performed in an interleaved embodiment of the present invention
- FIG. 14 illustrates circuitry or decoding operation codes according to the prior art
- FIG. 15 illustrates circuitry for decoding operation codes according to one embodiment of the present invention
- FIG. 16A illustrates an operation code encoding scheme according to an embodiment of the invention
- FIG. 16B is a continuation of the table illustrated in FIG. 16A ;
- FIG. 17 illustrates a prior art circuit for determining whether a particular DRAM should respond to an operation request
- FIG. 18 illustrates a circuit for determining whether a particular DRAM should respond to an operation request according to an embodiment of the present invention
- FIG. 19 illustrates a mapping between Open and Close bits and the operations that are performed by a DRAM in response to the bits according to an embodiment of the invention
- FIG. 20A is a block diagram illustrating a DRAM configured to allow no more than one high current operation to be performed over each internal power supply line according to an embodiment of the invention.
- FIG. 20B is a block diagram illustrating a DRAM configured to allow no more than one high current operation to be performed within the DRAM at any given time according to an embodiment of the invention.
- FIG. 6 is a block diagram of a computing system that includes the present invention.
- the data transport system includes a central processing unit 600 , a memory controller 601 and a DRAM 603 .
- the memory controller 601 connects the CPU 600 to a channel 622 to which DRAM 603 is connected.
- a single DRAM is shown on channel 622 .
- the present invention is not limited to any particular number of DRAMS on the channel 622 .
- the CPU 600 may be, for example, a microprocessor. When the CPU 600 executes instructions that require a data transfer operation, the CPU 600 transmits control signals specifying the desired transfer operations to memory controller 601 .
- Memory controller 601 may be, for example, an application specific integrated circuit (ASIC) memory controller configured to transmit request packets to DRAM 603 over channel 622 to specify the desired transfer operation.
- ASIC application specific integrated circuit
- channel 622 includes a line 624 for initializing daisy chain input, a “clock to end” line 650 , a “clock from master” line 628 , a “clock to master” line 630 , and a plurality of lines 626 that includes a BusEnable line, a BusCtl line and a nine-bit data bus (BusData[8:0]).
- the “clock to end” line 650 carries a clock signal from memory controller 601 to the end of line 630 .
- the “clock to master” line 630 routes the clock signal to the various devices on channel 622 and back to memory controller 601 .
- the “clock from master” line 628 routes the clock signal from the “clock to master” line 630 back to the various devices on channel 622 .
- the clock signal on the “clock from master” line 628 is aligned with request and write data packets transmitted by controller 601 .
- the clock signal on the “clock to master” line 630 is aligned with read data packets transmitted by DRAM 603 .
- the information communicated over lines 626 includes request packets, data transfer control signals, and data packets.
- the DRAM 603 is divided into three sections: an storage section 632 , a control section 634 , and a I/O section 636 .
- the storage section 632 includes a DRAM core consisting of two independent memory banks 602 and 606 . It should be noted that a two-bank DRAM shall be described simply for the purposes of explanation. The present invention is not limited to DRAMS with any particular number of memory banks.
- Each of the memory banks 602 and 606 has a latching sense amplifier cache 604 and 608 .
- the caches 604 and 608 hold the currently sensed row of their respective memory banks.
- the control section 634 includes control logic 610 and control registers 614 .
- Control logic 610 performs initialization operations in response to control signals on line 624 .
- Control registers 614 are read and written to using special register space commands. The contents of the control registers 614 determine how DRAM 603 operates. For example, the control registers 614 may store values that determine the output drive current used by DRAM 603 , the base address of DRAM 603 and the configuration and size of DRAM 603 .
- the I/O section 636 includes a clock generator 618 , a receiver 620 , and a transmitter 616 .
- the clock generator 618 uses the external clock signals to create clock signals used internally by DRAM 603 .
- the receiver 620 and transmitter 616 contain multiplexing and storage hardware to permit internal data paths to operate at a slower clock rate, but equivalent bandwidth, to lines 626 .
- FIG. 7 is a block diagram of a DRAM in which the present invention may be implemented according to one embodiment of the invention.
- a DRAM 700 generally includes I/O and control circuitry 722 , four banks of memory, a plurality of column decoders 718 and 720 , and a plurality of row decoders 704 , 706 , 712 and 714 .
- Each of the four banks are split into two memory blocks. Specifically, BANK 0 is distributed over blocks 702 A and 702 B, BANK 1 is distributed over blocks 708 A and 708 B, BANK 2 is distributed over blocks 710 A and 710 B and BANK 3 is distributed over blocks 716 A and 716 B.
- I/O and control circuitry 722 receives request packets from a controller over a channel 724 .
- the request packets include an address that corresponds to a storage location and an operation code that specifies the operation to be performed on the data stored in the specified storage location.
- I/O and control circuitry 722 transmits control signals to the row decoders 704 , 706 , 712 and 714 to cause the row that contains the specified data to be moved into a cache. Then the I/O and control circuitry 722 transmits control signals to the column decoders 718 and 720 to cause the data from a column of the row in the row cache to be transmitted out onto the channel 724 .
- the column that is transmitted is the column that corresponds to the address contained in the request packet.
- FIG. 8 it is a flow chart that illustrates the protocol employed by a controller to initiate data transfers according to one embodiment of the invention.
- the controller transmits a wakeup signal to the DRAM that will be involved in the data transfer operation (the “target DRAM”).
- the controller transmits command control information to the target DRAM.
- the contents of the command control information according to one embodiment of the invention are illustrated in FIG. 9 .
- the command control information is transmitted over the BusCtl line and BusData[8:0] lines over three clock cycles, where each clock cycle has even and odd phases.
- a start bit 902 is sent over the BusCtl line on the even phase of the first clock cycle. As shall be described in greater detail below, the start bit serves as a flag which allows the DRAM to identify the signals as command control information.
- the command control information includes an address 904 that identifies the beginning memory location in the target DRAM that will be involved in the specified data transfer operation.
- the command control information further includes an operation code, open and close bits, and a Pend value.
- the operation code directly corresponds to control lines within the target DRAM.
- the operation code includes a Write bit 906 , a Reg bit 908 and a NoByteM bit 910 that correspond to control lines in the target DRAM.
- the DRAM Upon receipt of the command control information, the DRAM simply places the value stored in these bits on the respective control line.
- the operation code also contains a broadcast bit 912 to indicate whether the specified operation is a broadcast operation.
- the Open, Close and Pend values serve functions described in greater detail below.
- the Open and Close bits specify whether precharge and/or sense operations are to be performed before and/or after the operation specified in the operation code.
- the Pend value indicates how many odd phase bits will appear on the BusCtl line after the command control information and before the strobe signal that corresponds to the operation specified in the command control information (other than any odd phase bits in request packets for other transactions).
- the command control information also contains other values “EvaICC” and “Mask” that do not relate to the present invention.
- control passes from step 804 to step 806 .
- the controller transmits the strobe signal over the BusCtl line (step 810 ). If the transaction involves more than one data packet, then the column address for data packets that are to be sent subsequent to the first data packet are transmitted serially over the BusEnable line (step 808 ). Steps 808 and 810 are combined in step 806 to indicate that step 810 is performed concurrently with step 808 .
- the transmission of the address for subsequent data packets begins at a sufficient interval prior to the time at which those data packets are to be sent to allow the second and subsequent data packets to be sent after the first data packet without interruption.
- the data is transmitted over the data bus (BusData[8:0]). During this step, the data may be transmitted to or from the target DRAM, depending on whether the data transfer operation is write or read operation. At some fixed period of time prior to the transmission of the last data packet, the controller transmits the terminate signal on the BusCtl line (step 816 ). Steps 816 and 814 are shown as a single step 812 to indicate that step 816 is performed during the performance of step 814 .
- one embodiment of the memory controller dynamically adjusts the interleave of data and control information to more fully utilize the channel.
- Interleave refers to the relative ordering of data, requests and control signals that are associated to multiple transactions.
- the controller is free to adjust the timing of step 806 relative to the timing of step 804 as needed to provide the desired interleave (e.g., to provide time to transmit the command control information for other transactions between execution of steps 804 and 806 ).
- the controller is configured to limit the number of requests that are targeted to any given DRAM. For example, if two data transfer operations have been requested for a given DRAM, the controller will refrain from issuing a third request until one of the outstanding requests has been serviced. By limiting the number of requests any DRAM must handle at any given time, the size of the command queue within the DRAM may be reduced, decreasing the complexity of the DRAM.
- the number of outstanding requests on the channel may be larger than the number of requests being processed by any single DRAM.
- the number of outstanding requests is limited only by the size of the field which indicates the number of outstanding requests, and the aggregate number of requests which can be handled by all of the DRAMS on the channel.
- a data transfer count is part of the command control information that a controller sends to a DRAM to initiate a data transfer operation.
- the amount of bits allocated in the control information for sending the data transfer count is fixed. Consequently, the size of data transfers that a system may perform in response to a single transfer request is limited to the number of data packets that can be specified in the available number of bits.
- the size limit thus placed on data transfers makes it necessary for transfers of large amounts of data to be performed using numerous requests for smaller data transfer operations. For example, if the data transfer count is only five bits long and data packets are eight bytes, then the maximum size of a data transfer is 256 bytes (32 data packets). For transfers larger than 256 bytes, more than one request packet must be used.
- the controller is allowed to prematurely terminate a data transfer operation by transmitting a terminate control signal to the DRAM.
- the DRAM Upon receipt of the terminate control signal during a particular data transfer operation, the DRAM ceases to process data for the operation, even if the amount of data that has been transferred is less than the amount of data that was specified in the data transfer count of the operation.
- This technique allows the controller to shorten data transfers after a particular transfer size has been specified, but does not overcome the limitations associated with having a maximum size limit per requested transaction.
- the command control information within a request packet no longer contains size information. Rather, the DRAM is configured to start and end the transmission of data based on data transfer control information sent by the controller to the DRAM separate from and subsequent to the transmission of the command control information.
- the data transfer control information includes data transfer start information (a “strobe signal”) sent from the controller to indicate when the DRAM is to begin sending data, and data transfer end information (a “terminate signal”) to indicate when the DRAM is to stop sending data.
- the number of clock cycles that elapse between the transmission of the strobe signal and the terminate signal indicates the size of the data transfer.
- the controller serially transmits column address information on the BusEnable line to specify the columns that contain the data to be sent in the second and subsequent data packets.
- the controller begins to transmit the column address information at a time that allows the DRAM to have sufficient time to reconstruct the column addresses and prefetch the data from the specified columns in the DRAM core before the data packets that correspond to the column addresses are to be transmitted over the channel. Because the DRAM continuously receives column addresses over the BusEnable line during multi-packet transfers, the DRAM itself does not have to maintain a counter to determine from where to retrieve data for the next data packet.
- the control circuitry within the DRAM is configured to begin retrieving requested data from the DRAM core as soon as possible after receipt of a request packet.
- the DRAM does not wait for the strobe signal to begin retrieving the data from the DRAM core.
- the DRAM does not transmit any data on the channel until the strobe signal is received. Because the initial data packet to be transmitted by the DRAM has been prefetched from the core, the data packet can be transmitted over the channel with minimal delay from when the strobe signal ultimately arrives.
- the strobe-to-data delay may determine the critical path for DRAMS that support fast core operations.
- the longer the strobe-to-data delay the more complex the controller must be to accurately and efficiently pipeline the command control information and strobe signals.
- the bandwidth required to indicate the start and end of a data transfer operation with single bit strobe and terminate signals is minimal.
- a single line (the BusCtl line) is used to carry a variety of control signals, including the strobe and terminate signals.
- the channel utilization employed to start and terminate a transfer operation does not vary with the size of the data to be transferred.
- the DRAM does not instantly terminate data transmission upon the receipt of the terminate signal. Rather, the terminate signal causes the DRAM to initiate termination of the data transfer. Transmission of the last data packet in a transfer actually occurs on some clock cycle after the receipt of the terminate signal.
- a terminate signal is used to specify the end of a transfer operation, it is important to minimize the latency between the transmission of the terminate signal for the transaction and the transmission of the last data packet of the transaction. By reducing the latency between the terminate signal for a transaction and the time at which the channel ceases to be used to send data for the transaction, the amount of time required for the controller to use the channel for another transaction is reduced. This is particularly important when there are multiple requesters that are contending for use of, the same channel.
- the terminate signal may be used to either end a transaction or suspend a transaction.
- the exact timing of the terminate signal may be used to indicate whether a transfer operation should be terminated or merely suspended. For example, if the terminate signal is sent at one modulus relative to the strobe signal, the DRAM is configured to terminate the data transfer operation. A modulus is the remainder obtained after dividing one integer by another integer. If the terminate signal is sent at a different modulus relative to the strobe signal, the DRAM is configured to suspend the transfer operation. The DRAM may be configured to continue transfer operations that have been suspended upon receipt of a continue control signal.
- the timing of a data transfer is dictated by the timing of the request for the data transfer.
- the data specified in the request would begin to appear on BusData[8:0] a predetermined number of clock cycles from the particular clock cycle.
- the number of clock cycles that elapse between a request packet and the transfer of data specified in the request packet may be determined by a value stored in a register within the DRAM. This fact renders prior art systems inflexible with respect to how control and data signals may be interleaved to maximize the use of the channel.
- the data transfer control information which controls the timing of the data transfer associated with a request packet is sent separately from the command control information to which it corresponds.
- the timing of the data transfer control information is variable relative to the timing of the corresponding request packet. That is, the number of clock cycles between the transmission of a request packet and the transmission of the strobe signal to begin the transfer specified in the request packet may vary from transaction to transaction.
- the amount of time that elapses between the transmission of a request packet and the transmission of the data specified in a request packet is varied without the use of strobe and terminate signals.
- the request packet contains a delay value that indicates to the DRAM when the data specified in the request packet will begin to be sent relative to the time at which the request packet is sent.
- the DRAM would include a counter to count the clock cycles that elapse from the arrival of the request packet in order to send or receive the data specified in the request on the appropriate clock cycle. Because the controller may vary the latency between request packet and data transmission, the controller is able to dynamically adjust the operative interleave on the channel, as shall be described in greater detail below.
- FIGS. 10 and 11 illustrate the timing of transactions for particular prior art protocol systems.
- FIG. 10 it illustrates interleaved timing of read and write accesses.
- the interleave structure permits read accesses to a DRAM to be interleaved with write accesses to another DRAM.
- FIG. 11 illustrates synchronous interleaved read timing with multiplexed data/row/control information according to an alternative prior art protocol.
- Both of these prior art interleave patterns increase utilization of the channel and the internal resources of the DRAM relative to non-interleaved protocols.
- the timing between requests and data transfers is fixed, so the interleave patterns are fixed. Consequently, controllers cannot make interleave adjustments to maximize usage of the channel and DRAM resources in response to changing conditions in the system.
- controllers dynamically adjust the interleave to maximize the use of the channel in the face of internal DRAM latencies that are long with respect to the transmission of control information or data.
- a wakeup signal associated with transaction 0 is transmitted from the controller to the DRAM on the BusCtl line “BC”.
- the command control information for transaction 0 is sent from the controller to the DRAM over the BusCtl line and nine bus data lines “BD[8:0]”.
- the DRAM begins sensing the row specified in the command control information of the bank specified in the command control information.
- the controller sends the strobe signal associated with transaction 0 to the DRAM.
- the DRAM begins transferring data beginning at the address specified in the command control information.
- the controller sends a terminate signal associated with transaction 0 to the DRAM.
- the DRAM sends the last data associated with transaction 0 .
- the wakeup signal for transaction 1 is transmitted at clock cycle 35 .
- the command control information for transaction 1 is transmitted.
- timing for transactions 1 through 4 proceeds as illustrated. This example clearly illustrates that there is minimal timing overlap between transactions when signals for different transactions are not interleaved. Consequently, bandwidth that may be used to begin subsequent transactions goes unused.
- the wakeup signal for transaction 1 is transmitted at clock cycle 20 , even before data has started to be sent for transaction 0 .
- the terminate signal has been sent for transaction 0
- the wakeup signal and command control information have been sent to the DRAM for transaction 1 .
- the transmission of this information during the execution of transaction 0 does not result in any performance penalty because the bandwidth used to transfer the information was otherwise unused.
- five transactions are completed by clock cycle 131 using the interleaved example shown Table B, while completion of five transactions requires 172 clock cycles in the non-interleaved system shown in Table A.
- the ability to dynamically adjust the interleave of control and data information allows controllers to increase the utilization of the channel.
- the controller can adapt the interleave to the changing demands being placed on the bus to minimize latency. For example, the controller can transition from a cold start, where the bus is idle, to an active state by issuing a series of requests back-to-back and then waiting for the data that will be sent in response to the requests. After start, the controller adjusts the interleave to shift from minimizing latency to maximizing utilization of the channel and internal resources of the DRAM. Therefore, after a steady state has been achieved, the controller avoids having too many back-to-back requests. Rather, the controller switches to a smoother interleave pattern, such as the pattern illustrated in Table B.
- Table C An exemplary series of transactions that illustrate how a controller that employs the protocol of the present invention is able to dynamically change the interleave of transactions shall be discussed in greater detail below with reference to Table C.
- the same control line may be used to carry numerous control signals.
- the BusCtl line is used to carry wakeup signals, strobe signals, portions of the command control information, and terminate signals.
- clock cycles are divided into even and odd phases.
- the command control information is preceded by a non-zero value “start bit” on the BusCtl line at an even phase of the clock cycle.
- start bit Upon detection of a start bit, a DRAM knows that any signals on the BusCtl line during the three subsequent odd phases of the clock cycle are part of the command control information, and not strobe, wakeup or terminate signals.
- the strobe signals, wakeup signals and terminate signals are all indicated by non-zero values on the BusCtl line at an odd phase of the clock cycle. Consequently, the DRAM must have some mechanism for distinguishing between the signals.
- an operation begins at a fixed interval relative to the command control information that specifies the operation. Therefore, DRAMs simply use the arrival time, of the command control information and the known interval to determine when to perform the operation.
- the terminate signal associated with a transaction is always the next odd-phased signal on the BusCtl line after its corresponding command control information. Therefore, if the command control information can be identified, the terminate signal can also be identified. Any signal on the BusCtl line during an odd phase of a clock cycle is a wakeup signal.
- the DRAM must have some other mechanism for determining that, of all the signals that arrive on the BusCtl line, the signal at clock cycle 47 is the strobe signal associated with the command control information for transaction 1 .
- the DRAM is able to distinguish between identical signals on the BusCtl line based on knowledge of what information has previously appeared on the channel. To obtain information about data on the channel, the DRAM constantly monitors the channel. Because the DRAM constantly monitors the channel, the controller does not have to transmit wakeup signals to the DRAM. Therefore, the only identical signals on the BusCtl line are the strobe signal and the terminate signal.
- the order in which the controller sends strobe and terminate signals must match the order in which the controller sends request packets. For example, if the controller transmits request packets for transactions 0 , 1 , and 2 , in that order, then the controller must send strobe and terminate signals for transactions 0 , 1 , and 2 , in that order.
- the DRAM has the information it requires to correctly identify the strobe and terminate signals on the channel.
- the first control signal on the BusCtl line will always be a strobe signal associated with the first transaction.
- the control signal that follows any strobe signal is always the terminate signal for the transaction that corresponds to the preceding strobe signal.
- the control signal that follows any terminate signal will always be a strobe signal for the transaction that immediately follows the transaction associated with the previous strobe signal.
- the second disadvantage is that the controller must send the control signals in exactly the same order as the command control information.
- the controller is limited with respect to the type of interleave patterns it may select. Specifically, the controller may not select any interleave patterns that retire a transaction out of order.
- the controller is configured to transmit, as part of the command control information in a request packet, data which allows the DRAM to identify the strobe signal that corresponds to the command control information.
- the controller includes a “Pend” value in the command control information.
- the Pend value in a request packet indicates how many control signals that are identical to the strobe signal will occur between the end of the command control information for a transaction and the actual strobe signal for the transaction. Based on the Pend value, a DRAM is able to identify control signals without having to know what has transpired on the channel prior to the arrival of the command control information.
- the command control information for transaction 1 is sent at clock cycle 24
- the strobe signal for transaction 1 is sent at clock cycle 47 .
- a terminate signal for transaction 0 the transmission of the command control information for transaction 1
- a wakeup signal for transaction 2 the transmission of the strobe signal for transaction 1
- a request packet for transaction 2 are sent. (The DRAM knows to ignore the command control information for transaction 1 by detecting its start bit on an even phase of the clock cycle.).
- the Pend approach overcomes the disadvantages of the constant channel monitoring approach because the DRAM involved in a transaction does not need to know what transpired on the channel prior to the arrival of the command control information for the transaction. Consequently, a DRAM may assume a powered down mode until the arrival of a wakeup signal just prior to the transmission of a request packet.
- the Pend approach does not require transactions to be retired in the same order as the order in which they arc requested. Therefore, a controller may specify interleave patterns in which some transactions are retired out of order.
- the controller may not have enough information to determine whether a precharge operation should be performed after the completion of the transaction. Therefore, according to one embodiment of the invention, the command control information sent in request packets does not contain an indication of whether or not a precharge is to be performed after the transaction. Rather, the controller communicates to the DRAM whether a precharge is to be performed when the terminate signal that initiates the termination of a transfer operation is sent to the DRAM. Because the transmission of the terminate signal is deferred, the determination of whether or not a precharge operation is appropriate may be made by the controller based on information obtained between the transmission of the request packet and the transmission of the terminate signal.
- a request may arrive for an operation to be performed on a different row of the same bank within a DRAM.
- the controller sends the terminate signal for the current operation, the controller can communicate to the DRAM that a precharge operation is to be performed. The DRAM can therefore begin a precharge operation for the bank containing the appropriate row while the current data transfer operation is being completed.
- the technique used by the controller to communicate whether a precharge is to be performed after an operation preferably takes advantage of the fact that data is typically transferred as a series of one or more fixed-sized packets, where each packet contains more data than can be transmitted during a single clock cycle. Because the transmission of a single packet is performed over multiple clock cycles, the terminate signal may be sent during any one of a plurality of clock cycles to specify that a particular packet is the last packet. For example, assume that it takes four clock cycles to send a single packet of data, and that the DRAM is configured to send exactly one data packet after receipt of the terminate signal. As long as the terminate signal is sent at any one of the four clock cycles during which the penultimate data packet is sent, the data transmission will terminate at the appropriate time.
- the controller uses the exact timing of the terminate signal to indicate to the DRAM whether the DRAM is to perform a precharge operation. For example, assume that the controller can terminate a transfer at the appropriate time by sending the terminate signal during any one of four clock cycles, as described above.
- the controller can indicate to the DRAM that precharge is to be performed by transmitting the terminate signal in the first of the four possible clock cycles, and indicate that precharge is not to be performed by transmitting the terminate signal on the second of the four possible clock cycles.
- the DRAM decodes the precharge information by determining on which of the four possible clock cycles the terminate signal appeared. The DRAM may make this determination, for example, by determining the modulus of the clock cycle on which the terminate signal was received relative to the clock cycle on which the corresponding strobe was received.
- a particular precharge operation is associated with each of the four available clock cycles.
- the DRAM may contain four banks of memory.
- the technique described above may be extended so that a terminate signal in the first possible clock cycle causes the DRAM to precharge the first memory bank, a terminate signal in the second possible clock cycle causes the DRAM to precharge the second memory bank, a terminate signal in the third possible clock cycle causes the DRAM to precharge the third memory bank, and a terminate signal in the fourth possible clock cycle causes the DRAM to precharge the fourth memory bank.
- this embodiment allows the position of the terminate signal for an operation on one memory bank to indicate that a precharge operation is to be performed on a different memory bank.
- the command control information may contain a bit for specifying that no precharge is to be performed, regardless of the timing of the terminate signal.
- a controller indicates to a DRAM the operation it desires the DRAM to perform by transmitting to the DRAM a request packet that includes an operation code that corresponds to the desired operation.
- a request packet that includes an operation code that corresponds to the desired operation.
- each of the bits of the operation code must be wired from its point of reception on the DRAM and to a decoder prior to being globally transmitted through the interface in order to control functionality.
- the wiring and decoding process consumes space and power.
- a typical circuit for performing operation code decoding is illustrated in FIG. 14 .
- a decoding circuit 1400 includes a plurality of pins 1402 , a plurality of global control lines 1404 , and a plurality of decode units 1406 .
- Each decode unit 1406 corresponds to a particular global control line 1404 .
- the entire operation code is routed to each of decode units 1406 .
- Each of decode units 1406 decodes the operation code to determine the appropriate signal to apply to the control line 1404 to which it corresponds.
- decode circuit 1500 illustrates a decode circuit 1500 according to an embodiment of the invention. Similar to decode circuit 1400 , decode circuit 1500 includes a plurality of pins 1502 , 1504 and 1506 , a plurality of decode units 1508 , 1510 and 1512 , and a plurality of global control lines 1516 , 1518 and 1520 . Each of decode units 1508 , 1510 and 1512 corresponds to one of the control lines 1516 , 1518 and 1520 . Unlike the prior art decode circuit 1400 , each of decode units 1508 , 1510 and 1512 receives only the signal from one pin. Based on the signal from the pin and state information stored in the decode unit, the decode unit applies the appropriate signal to the control line to which it corresponds.
- decode circuit 1500 over the prior art circuit shown in FIG. 14 includes decreased wiring requirements, decreased power consumption and decreased circuit complexity. Specifically, only one line per pin is required to route the signals from pins 1502 , 1504 and 1506 to decode units 1508 , 1510 and 1512 , respectively. Further, the complexity of decoders 1508 , 1510 and 1512 is significantly reduced.
- the operation codes transmitted by the controller must include bits that directly correspond to the signals carried on lines 1516 , 1518 and 1520 .
- the global control lines include a NoByteM line, a Reg line, and a Write line.
- the NoByteM line indicates whether a byte mask should be used on the data specified in the operation.
- the Reg line indicates whether the operation relates to a register or to memory.
- the Write line indicates whether the operation is a read operation or a write operation.
- FIGS. 16A and 16B illustrates an operation code encoding scheme according to an embodiment of the invention.
- FIGS. 16A and 16B they illustrate an operation-to-operation-code mapping in which bits in the operation code directly dictate the signals to be placed on each of the global control lines to perform the corresponding operation.
- each operation code has a bit “OP[ 2 ]” that specifies whether a signal should be placed on the NoByteM control line, a bit “OP[ 1 ]” that specifies whether a signal should be placed on the Reg control line, and a bit “OP[ 0 ]” that specifies whether a signal should be placed on the Write control line.
- the operation code that corresponds to each possible type of operation has the various operation code bits set so as to cause the appropriate signals to be generated on the global control lines. For example, to perform a register read directed operation, a signal must be generated on the NoByteM and Reg control lines, but not on the Write control line. Therefore, in the operation code that corresponds to the register read directed operation, the bits that correspond to the NoByteM, Reg and Write control lines are respectively “1”, “1” and “0”.
- FIG. 17 illustrates a prior art circuit for determining whether a particular DRAM should respond to an operation request.
- a comparator 1702 compares the address bits in an request packet with the device ID of the DRAM. If the address bits in the request packet do not match the device ID, then a logical LOW is transmitted to one input of AND gate 1706 . Consequently, the output of AND gate 1706 will be LOW.
- the operation code contained in the request is decoded by decode unit 1704 .
- Decode unit 1704 decodes the operation code in the request packet and transmits signals over lines 1708 and 1710 based on the operation specified by the operation code. If the operation code represents a broadcast operation, then the decode unit 1704 applies a logical HIGH to line 1710 .
- the decode unit 1704 transmits a signal on line 1708 indicative of the command, and a logical LOW on line 1710 .
- Line 1710 and the output of AND gate 1706 are applied to an OR gate 1712 .
- the signal at output of OR gate 1712 determines whether the DRAM should process the specified operation. When the specified operation is a broadcast operation, the output of OR gate 1712 will be HIGH regardless of the output of AND gate 1706 .
- circuit 1800 illustrates a circuit for determining whether a DRAM should respond to request packet, according to an embodiment of the present invention. Similar to the circuit shown in FIG. 17 , circuit 1800 includes a comparator 1802 for comparing the address bits in a request packet with the device ID of the DRAM. However, circuit 1800 is configured for a protocol in which one bit in the operation code of a request indicates whether the request is for a broadcast operation. Referring again to FIGS. 16A and 16B , the operation codes employed in one embodiment include a bit “Op[ 3 ]” that indicates whether the operation specified by the operation code is a broadcast operation.
- the operation code contains a bit which indicates whether the operation is a broadcast operation, it is not necessary to decode the operation code to determine whether the operation is a broadcast operation. Rather, the value of the broadcast bit is fed directly into one input of an OR gate 1804 .
- the other input of the OR gate 1804 receives a signal that indicates whether the address in the request matched the device ID of the DRAM.
- the output of the OR gate 1804 indicates whether the DRAM should respond to the request.
- circuit 1800 is clearly simpler and more efficient that the circuit shown in FIG. 17 .
- data is not directly transmitted from the storage cells. Rather, data is temporarily copied to sense amplifiers prior to transmission.
- the sense amplifiers only store one row of data. If an operation is to be performed on a row of data other than the currently stored row, two operations must be performed.
- the first operation is referred to as a precharge operation, where pairs of bit lines within the memory are equalized to a midpoint voltage level.
- the second operation is referred to as a sense operation, where the row on which the operation is to be performed is copied onto the sense amplifiers.
- the DRAM in question is said to be in a closed state. At all other times, the DRAM is said to be in an open state.
- DRAMS are configured to determine whether precharge and sense operations have to be performed prior to servicing a data transfer request from a controller.
- the DRAM performs this determination by comparing the address contained in the request packet to the current address in the bank. If the addresses match, then the data is transmitted from the sense amplifiers and no precharge or sense operations are required. If the addresses do not match, then the DRAM performs a precharge and sense operation to load the sense amplifiers with data from the appropriate row, but does not service the data transfer request.
- the present invention provides a controller that determines whether precharge and/or sense operations are required prior to making data transfer requests. Because the controller makes the determination, the complexity of the DRAM is reduced while the performance of the overall data transfer system is improved.
- the controller makes the determination of whether precharge and/or sense operations are required based on the address of the data in the operation, the current state of the bank that corresponds to the address and the address of the data that is currently stored in the bank. Typically, this information is already maintained by the controller for other purposes. Therefore, little additional overhead is required for the controller to make the determination.
- the controller must communicate the decision to the DRAM.
- the controller communicates the determination to the DRAM through data sent with the command control information for the transaction.
- the command control information includes two bits (“Open” and “Close”) that indicate to the DRAM what action to take with respect to the sensing and precharging the memory cells that correspond to the operation. Based on the current bank state and the value of the Open and Close bits, the DRAM determines what action to perform.
- the Close bit indicates whether to precharge the memory bank after performing the operation specified in the command control information
- the Open bit indicates whether some type of sense or precharge/sense operation must be performed before the operation.
- the actions performed in response to the Open and Close bits depends on the previous state of the bank in question.
- FIG. 19 illustrates how the combinations of values for the Open bit, Close bit, and previous bank state are mapped to actions to be performed according to one embodiment of the invention.
- the DRAM performs no action in response to the data transfer request. Since no action is performed, the state of the bank remains closed. If the current bank state is closed and the Open and Close bits are “1” and “0”, respectively, then the DRAM senses the bank and then performs the operation specified in the command control information. After the operation is performed, the bank will be in the open state. If the current bank state is closed and the Open and Close bits are both “1” , then the DRAM senses the bank, performs the specified operation, and precharges the bank. After these actions have been performed, the bank will be in the closed state. If the current bank state is closed, then both Open and Close bits cannot be “0”.
- the DRAM simply performs the operation specified in the command control information. After the operation, the bank will still be in the open state. If the current bank state is open and the Open and Close bits are “0” and “1”, respectively, then the DRAM performs the command and then precharges the memory bank. After the bank is precharged, it will be in the Closed state. If the current bank state is open and the Open and Close bits are “1” and “0”, respectively, then the DRAM precharges the bank, senses the bank, and performs the specified operation. After the operation is performed, the bank will be in the open state.
- the DRAM precharges the bank, senses the bank, performs the specified opertion, then precharges the bank. After these actions have been performed, the bank will be in the closed state.
- the present invention establishes a one-to-many correspondence between request packets and specified operations. Specifically, a single request packet can cause a DRAM to perform (1) a plurality of DRAM core operations, (2) a DRAM core operation and a data transfer operation, or (3) a data transfer operation and a plurality of DRAM core operations. By increasing the number of operations performed by the DRAM in response to a request packet, the ratio of control information per operations performed is significantly reduced.
- multiple banks of memory receive power over the same power supply line. Every precharge or sense operation performed on a bank of memory generates some noise on the power supply line to which the bank is connected.
- memory banks are not aware of operations that are concurrently being performed by other memory banks. Consequently, two or more memory banks that are powered over the same power supply line may concurrently perform precharge and/or sense operations.
- the increased noise that the power supply line experiences due to the concurrent execution of multiple noise-producing operations impairs the reliability of the DRAM in question or forces the power supply line to be larger, consuming precious die area.
- the DRAM includes a control circuit that is configured to allow no more than one bank on any given power supply line from performing precharge or sense operations at any given time. Because the DRAM does not allow more than one bank on a power supply line to be charged or sensed at a time, the DRAM is not susceptible to the noise problems that concurrent sense and precharge operations create. Further, the DRAM does not need to be tested for patterns that will never occur. In addition, the die size of the DRAM may be reduced because the power supply lines do not have to be able to handle current for more than one operation. The control circuit within the DRAM may enforce this restriction in a variety of ways.
- the control circuit includes a queue for each power supply line.
- a DRAM 2000 includes control circuitry 2002 and four memory banks powered over two power supply lines that extend from a bond site 2020 .
- the control circuit 2002 receives request packets from the controller 2004 over the channel 2008 through an I/O unit 2030 .
- the request packets specify data transfer operations and the memory banks on which the operations are to be performed.
- the control circuit 2002 is configured to detect when the specified operations require precharge or sense operations. When a requested operation requires a precharge or a sense operation, the operation is placed on the queue associated with the power supply line to which the memory bank specified in the request packet is connected.
- control circuit 2002 receives a request packet that specifies an operation that requires bank 2010 to be precharged, and a request packet that specifies an operation that requires bank 2012 to be sensed. Banks 2010 and 2012 are powered by the same power supply line 2014 . Therefore, control circuitry 2002 will place both operations in the queue 2016 associated with power supply line 2014 .
- the control circuit 2002 services the operations in any given queue one at a time.
- the control circuitry 2002 may cause the operation on bank 2010 to be performed, then cause the operation on bank 2012 to be performed. Because the operations are serviced sequentially, no more than one sense or precharge operation will be performed concurrently on banks connected to the same power supply line. Because the control circuitry 2002 maintains separate queues for each power supply line, precharge and sense operation may be perform concurrently on banks that are powered by different power supply lines within the same DRAM 2000 .
- the controller 2004 is preferably configured to set the Open and Close bits in each request packet to prevent the queues associated with the power supply lines from overflowing.
- control circuitry 2002 is configured to ignore request packets for operations that require a sense or precharge operation to be performed on a bank that is connected to the same power supply line as another bank on which a sense or precharge operation is currently being performed. In yet another embodiment, control circuitry 2002 does not process request packets that would violate the restriction, but transmits a message back to the controller 2004 to indicate that the request packet will not be serviced.
- the DRAM 2000 contains a single queue 2050 . All operations that require the DRAM 2000 to perform a precharge or sense operation on any memory bank within DRAM 2000 are placed in the queue 2050 by control circuitry 2002 .
- the control circuitry 2002 processes the operations stored in the queue 2050 sequentially, preventing more than one precharge or sense operation from being performed at the same time. While this embodiment does not allow the concurrency that is possible with the one-queue-per-power supply line embodiment, it requires less complex control circuitry.
- control circuitry on the DRAM does not enforce the one core operation per power supply line restriction. Rather, control circuitry within the controller is configured to transmit request packets by selecting an order and timing that will not cause more than one core operation to be performed at the same time on banks connected to the same power supply line.
- the DRAM may be manufactured with power supply lines designed to only support one core operation at a time, even though the DRAM itself does not enforce the restriction.
- Table C it illustrates a series of transactions in which a controller has dynamically adjusted the interleave.
- the controller transmits the wakeup signal for the first transaction (transaction 0 ) over the BusCtrl line at clock cycle 0 .
- the controller transmits the request packet for transaction 0 over the BusCtrl line and the BusData[8:0] lines from clock cycle 4 to clock cycle 6 .
- the controller transmits column address information over the BusEnable line from clock cycle 8 to clock cycle 10 . This column address information indicates the column address of the data for the second and subsequent data packets that will be involved in the transaction.
- the column address of the data for the first packet is included in the request packet.
- the controller transmits the strobe signal for transaction 0 .
- the timing of the strobe signal indicates to the DRAM when the DRAM is to begin retrieving and sending data for transaction 0 .
- the DRAM begins to retrieve data from the specified columns at clock cycle 10 , and begins sending the data over BusData[8:0] lines at clock cycle 16 .
- the DRAM first retrieves data from the column specified in the request packet, and then from the columns specified in the column address information that is sent over the BusEnable line.
- the controller transmits the terminate signal for transaction 0 over the BusCtrl line at clock cycle 15 .
- the timing of the terminate signal indicates to the DRAM when to stop sending data for transaction 0 .
- the DRAM ceases to retrieve data after clock cycle 18 , and ceases to transfer data after clock cycle 23 .
- a total of two octbyte data packets are transmitted for transaction 0 .
- the controller transmits the wakeup signal for the transaction 1 over the BusCtrl line at clock cycle 8 .
- the controller transmits the request packet for transaction 1 over the BusCtrl line and the BusData[8:0] lines from clock cycle 12 to clock cycle 14 .
- the controller transmits column address information over the BusEnable line from clock cycle 20 to clock cycle 31 . This column address information indicates the column address of the data for the second and subsequent data packets that will be involved in the transaction.
- the column address of the data for the first packet is included in the request packet.
- the controller transmits the strobe signal for transaction 1 .
- the timing of the strobe signal indicates to the DRAM when the DRAM is to begin retrieving and sending data for transaction 1 .
- the DRAM In response to the strobe signal, the DRAM begins to retrieve data from the specified columns at clock cycle 23 , and begins sending the data over BusData[8:0] lines at clock cycle 28 .
- the DRAM first retrieves data from the column specified in the request packet, and then from the columns specified in the column address information that is sent over the BusEnable line.
- the controller transmits the terminate signal for transaction 1 over the BusCtrl line at clock cycle 35 .
- the timing of the terminate signal indicates to the DRAM when to stop sending data for transaction 1 .
- the DRAM ceases to retrieve data after clock cycle 38 , and ceases to transfer data after clock cycle 43 .
- a total of four octbyte data packets are transmitted for transaction 1 .
- the controller transmits the wakeup signal for the transaction 2 over the BusCtrl line at clock cycle 20 .
- the controller transmits the request packet for transaction 2 over the BusCtrl line and the BusData[8:0] lines from clock cycle 24 to clock cycle 26 .
- the controller does not transmit column address information over the BusEnable line because transaction 1 involves only one octbyte data packet, the column address for which is included in the request packet.
- the controller transmits the strobe signal for transaction 2 .
- the timing of the strobe signal indicates to the DRAM when the DRAM is to begin retrieving and sending data for transaction 2 .
- the DRAM In response to the strobe signal, the DRAM begins to retrieve data from the specified columns at clock cycle 51 , and begins sending the data over BusData[8:0] lines at clock cycle 56 .
- the controller transmits the terminate signal for transaction 2 over the BusCtrl line at clock cycle 51 .
- the timing of the terminate signal indicates to the DRAM when to stop sending data for transaction 2 .
- the DRAM In response to the terminate signal, the DRAM ceases to retrieve data after clock cycle 54 , and ceases to transfer data after clock cycle 59 . A single octbyte data packet is transmitted for transaction 2 .
- the controller transmits the wakeup signal for the transaction 3 over the BusCtrl line at clock cycle 40 .
- the controller transmits the request packet for transaction 3 over the BusCtrl line and the BusData[8:0] lines from clock cycle 44 to clock cycle 46 .
- the “open, no-close” parameters contained within the request packet indicates to the DRAM that the DRAM must perform a precharge and sense operation prior to performing the requested data transfer. Without waiting for the strobe signal for transaction 3 , the DRAM performs the precharge operation from clock cycle 50 to clock cycle 57 , and the sense operation from clock cycle 58 to clock cycle 65 . After the sense operation, a RAS operation is performed from clock cycle 66 to clock cycle 73 .
- the controller does not transmit column address information over the BusEnable line because transaction 3 involves only one octbyte data packet, the column address for which is included in the request packet.
- the controller transmits the strobe signal for transaction 3 .
- the timing of the strobe signal indicates to the DRAM when the DRAM is to begin retrieving and sending data for transaction 3 .
- the DRAM begins to retrieve data from the specified columns at clock cycle 66 , and begins sending the data over BusData[8:0] lines at clock cycle 72 .
- the controller transmits the terminate signal for transaction 3 over the BusCtrl line at clock cycle 67 .
- the timing of the terminate signal indicates to the DRAM when to stop sending data for transaction 3 .
- the DRAM ceases to retrieve data after clock cycle 70 , and ceases to transfer data after clock cycle 75 .
- a total of one octbyte data packet is transmitted for transaction 3 .
- the controller transmits the wakeup signal for the transaction 4 over the BusCtrl line at clock cycle 48 .
- the controller transmits the request packet for transaction 4 over the BusCtrl line and the BusData[8:0] lines from clock cycle 52 to clock cycle 54 .
- the controller does not transmit column address information over the BusEnable line because transaction 1 involves only one octbyte data packet, the column address for which is included in the request packet.
- the controller transmits the strobe signal for transaction 4 .
- the timing of the strobe signal indicates to the DRAM when the DRAM is to begin retrieving and sending data for transaction 4 .
- the DRAM In response to the strobe signal, the DRAM begins to retrieve data from the specified columns at clock cycle 59 , and begins sending the data over BusData[8:0] lines at clock cycle 64 .
- the controller transmits the terminate signal for transaction 4 over the BusCtrl line at clock cycle 59 .
- the timing of the terminate signal indicates to the DRAM when to stop sending data for transaction 4 .
- the DRAM In response to the terminate signal, the DRAM ceases to retrieve data after clock cycle 62 , and ceases to transfer data after clock cycle 67 . A single octbyte data packet is transmitted for transaction 4 .
- each of the transactions illustrates how the controller uses strobe and terminate signals to determine the timing and size of data transfers.
- the size of the request packets for transaction 1 and transaction 3 are equal, but four times as much data is transmitted in transaction 1 as in transaction 3 because of the relative delay between the strobe and terminate signals for transaction 1 .
- the controller can dynamically adjust the time between a request packet and the transmission of the data associated with the request. For example, three clock cycles elapse between the transmission of the request packet and the transmission of the strobe signal that dictates when the DRAM starts to send data for transaction 0 . In contrast, twenty-one clock cycles elapse between the transmission of the request packet for transaction 2 and the strobe signal that dictates when the DRAM starts to send data for transaction 2 .
- the controller is able to adjust the time between the transmission of a request packet of a transaction and the transmission of data involved in the transaction, the controller can delay the transmission of data to allow the channel to be used for other purposes prior to the transmission of data.
- the only signals sent over the BusCtrl and BusData[8:0] lines between the request packet for transaction 0 and the strobe for transaction 0 is a wakeup signal for transaction 1 . Therefore, the strobe signal for transaction 0 is sent three clock cycles after the request packet for transaction 0 .
- the signals sent over the BusCtrl and BusData[8:0] lines between the request packet for transaction 2 and the strobe signal for transaction 2 include the data for transaction 1 , the terminate signal for transaction 1 , the wakeup signal for transaction 3 , the request packet for transaction 3 and the wakeup signal for transaction 4 .
- the strobe signal for transaction 3 is not sent until 24 clock cycles after the request packet for transaction 3 .
- the transactions illustrated in Table C also illustrate that the protocol of the present invention enables a controller to alter the retirement order of transactions.
- transactions are serviced in the same order in which they are requested.
- the protocol of the present invention enables a controller to retire transactions out of order.
- the request packet for transaction 3 is transmitted at clock cycle 44 and the request packet for transaction 4 is transmitted 8 clock cycles later at clock cycle 52 .
- the strobe to start the data transfer for transaction 4 is transmitted at clock cycle 58
- the strobe to start the data transfer for transaction 3 is not transmitted until cluck cycle 66 . Consequently, transaction 4 is completely retired before the transmission of the data involved in transaction 3 even begins.
- the transactions illustrated in Table C also illustrate that the protocol of the present invention enables a controller to adjust the int 6 rleave in a manner that causes the number of transactions outstanding on the channel to vary over time. For example, at clock cycle 15 , two transactions have been requested and none have been completed. Thus, two requests are outstanding. At clock cycle 55 , five transactions have been requested and two have been completed. Thus, three requests are outstanding.
- the protocol of the present invention enables a controller to dynamically adjust (1) the time at which data is sent relative to the time at which it is requested, (2) the retirement order of transactions, and (3) the number of outstanding requests.
- the protocol enables a controller to dictate the core operations to be performed by the DRAM, and the sequence in which the DRAM is to perform the core operations.
- the enhanced channel control bestowed by the protocol gives the controller the flexibility necessary to maximize the channel usage, allowing any given set of data transactions to be completed within a shorter period of time.
- This table contains a transaction template that shows the information that is communicated over a channel and the internal DRAM core states that occur during a series of transactions.
- Timing information proceeds down the template, with each horizontal row representing a clock cycle or two bus samples. Each row represents 4 ns at 500 MHz or 3.75 ns at 533 MHz.
- the first column labeled clock cycles, represents the time in clock cycles since the beginning of this template.
- the 2nd column labeled BE is the state of the BusEnable pin during that clock cycle. BusEnable is only used to send serial addresses to the RDRAM.
- the 3rd column labeled BC is the state of the BusCtrl pin during that clock cycle.
- BusCtrl is used to send request packets, strobe, terminate and wakeup information.
- this fields identifies the request number, so requests and data can be tracked, the request type, and the value of the Pend field for that transaction.
- For wakeup, strobes, and terminates it also indicates which transaction is being started, strobed and terminated, by the value carried with it, i.e. (strobe 0 ).
- the 4th column is the state of the BusData wires during that clock cycle.
- BD[8:0] indicates the transaction number and the octbyte being sent or received.
- request packets indicates the state of the control bits Open and Close. These bits are used to tell the RDRAM what core operations to perform. The state that is assumed for the bank being accessed and the addressed bank is also included in the last field of a request packet.
- the 5th through 9th Columns represent the activity in an RDRAM labeled 0, with the 5th column being it's CAS activity, and the next four being the activity or state of each of the 4 banks (Bank[0:3]).
- the 10th through 14th Columns represent the activity in any other RDRAM, labeled 1, with the 10th column being it's CAS activity, and the next four being the activity or state of each of the 4 banks (Bank[0:3]).
- the column encodings consist of two numbers. The first is the request number. The second is the octbyte number.
- Precharge is the closing of a page 8 Clocks (deassertion of RAS) and can be caused by closing at the end of a transaction, or opening a page that has not previously been precharged.
- s Sense Sense is the operation of loading 8 Clocks the sense amps to prepare for a CAS and is caused by a command with Open required.
- r RAS RAS always follows the sense, and is 8 Clocks needed to insure that the minimum RAS low time of the core is met.
- This table contains a transaction template that shows the information that is communicated over a channel and the internal DRAM core states that occur during a series of transactions.
- Timing information proceeds down the template, with each horizontal row representing a clock cycle or two bus samples. Each row represents 4 ns at 500 MHz or 3.75 ns at 533 MHz.
- the first column labeled clock cycles, represents the time in clock cycles since the beginning of this template.
- the 2nd column labeled BE is the state of the BusEnable pin during that clock cycle. BusEnable is only used to send serial addresses to the RDRAM.
- the 3rd column labeled BC is the state of the BusCtrl pin during that clock cycle.
- BusCtrl is used to send request packets, strobe, terminate and wakeup information.
- this fields identifies the request number, so requests and data can be tracked, the request type, and the value of the Pend field for that transaction.
- For wakeup, strobes, and terminates it also indicates which transaction is being started, strobed and terminated, by the value carried with it, i.e. (strobe 0 ).
- the 4th column is the state of the BusData wires during that clock cycle.
- BD[8:0] indicates the transaction number and the octbyte being sent or received.
- request packets indicates the state of the control bits Open and Close. These bits are used to tell the RDRAM what core operations to perform. The state that is assumed for the bank being accessed and the addressed bank is also included in the last field of a request packet.
- the 5th through 9th Columns represent the activity in an RDRAM labeled 0, with the 5th column being it's CAS activity, and the next four being the activity or state of each of the 4 banks (Bank[0:3]).
- the 10th through 14th Columns represent the activity in any other RDRAM, labeled 1, with the 10th column being it's CAS activity, and the next four being the activity or state of each of the 4 banks (Bank[0:3]).
- the column encodings consist of two numbers. The first is the request number. The second is the octbyte number.
- Precharge is the closing of a page 8 Clocks (deassertion of RAS) and can be caused by closing at the end of a transaction, or opening a page that has not previously been precharged.
- s Sense Sense is the operation of loading 8 Clocks the sense amps to prepare for a CAS and is caused by a command with Open required.
- r RAS RAS always follows the sense, and is 8 Clocks needed to insure that the minimum RAS low time of the core is met.
- This table contains a transaction template that shows the information that is communicated over a channel and the internal DRAM core states that occur during a series of transactions.
- Timing information proceeds down the template, with each horizontal row representing a clock cycle or two bus samples. Each row represents 4 ns at 500 MHz or 3.75 ns at 533 MHz.
- the first column labeled clock cycles, represents the time in clock cycles since the beginning of this template.
- the 2nd column labeled BE is the state of the BusEnable pin during that clock cycle. BusEnable is only used to send serial addresses to the RDRAM.
- the 3rd column labeled BC is the state of the BusCtrl pin during that clock cycle.
- BusCtrl is used to send request packets, strobe, terminate and wakeup information.
- this fields identifies the request number, so requests and data can be tracked, the request type, and the value of the Pend field for that transaction.
- For wakeup, strobes, and terminates it also indicates which transaction is being started, strobed and terminated, by the value carried with it, i.e. (strobe 0 ).
- the 4th column, labeled BD[8:0], is the state of the BusData wires during that clock cycle. During the data packet it indicates the transaction number and the octbyte being sent or received. During request packets it indicates the state of the control bits
- the 5th through 9th Columns represent the activity in an RDRAM labeled 0, with the 5th column being it's CAS activity, and the next four being the activity or state of each of the 4 banks (Bank[0:3]).
- the 10th through 14th Columns represent the activity in any other RDRAM, labeled 1, with the 10th column being it's CAS activity, and the next four being the activity or state of each of the 4 banks (Bank[0:3]).
- the column encodings consist of two numbers. The first is the request number. The second is the octbyte number.
- Precharge is the closing of a page 8 Clocks (deassertion of RAS) and can be caused by closing at the end of a transaction, or opening a page that has not previously been precharged.
- s Sense Sense is the operation of loading 8 Clocks the sense amps to prepare for a CAS and is caused by a command with Open required.
- r RAS RAS always follows the sense, and is 8 Clocks needed to insure that the minimum RAS low time of the core is met.
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Databases & Information Systems (AREA)
- Dram (AREA)
Abstract
An integrated circuit device comprises an interface to transmit a first code, a strobe signal after a delay and data to a dynamic random access memory (DRAM). The first code indicates that data is to be written to the DRAM. The first code is registered by the DRAM on one or more edges of an external clock signal received by the DRAM. The strobe signal specifies one or more discrete points in time synchronous with the external clock signal at which the data is registered by the DRAM.
Description
- This application is a continuation of U.S. patent application Ser. No. 11/876,567 filed on Oct. 22, 2007, which is a continuation of U.S. patent application Ser. No. 10/966,767 filed on Oct. 15, 2004 (now U.S. Pat. No. 7,287,109); which is a continuation of U.S. patent application Ser. No. 10/094,547 filed on Mar. 8, 2002 (now U.S. Pat. No. 6,931,467); which is a continuation of U.S. patent application Ser. No. 09/870,322 filed on May 29, 2001 (now U.S. Pat. No. 6,470,405); which is a continuation of U.S. patent application Ser. No. 09/561,868 filed on May 1, 2000 (now U.S. Pat. No. 6,591,353); which is a continuation of U.S. patent application Ser. No. 09/480,767 filed on Jan. 10, 2000 (now U.S. Pat. No. 6,810,449); which is a continuation of U.S. patent application Ser. No. 08/979,402 filed on Nov. 26, 1997 (now U.S. Pat. No. 6,122,688); which is a divisional of U.S. patent application Ser. No. 08/545,292 filed on Oct. 19, 1995 (now U.S. Pat. No. 5,748,914).
- The present invention relates to dynamic random access memory (DRAM), and more specifically, to a method and apparatus for controlling data transfers to and from a dynamic random access memory.
- Dynamic random access memory (DRAM) components, such as those illustrated in
FIG. 1A , provide an inexpensive solid-state storage technology for today's computer systems. Digital information is maintained in the form of a charge stored on a two-dimensional array of capacitors. One such capacitor is illustrated inFIG. 1B . -
FIG. 2 illustrates a prior art memory system including DRAM with the corresponding control, address and data wires which connect the DRAM to the processor or memory controller component. In synchronous DRAMS, a write access is initiated by transmitting a row address on the address wires and by transmitting row address strobe (RAS) signal. This causes the desired row to be sensed and loaded by the column amplifiers. The column address is transmitted on the address wires and the column address strobe (CAS) signal is transmitted along with the first word of the write data WData(a,l). The data word is then received by the DRAM and written into the column amplifiers at the specified column address. This step can be repeated “n” times in the currently loaded row before a new row is sensed and loaded. Before a new row is sensed, the old row must be restored back to the memory core and the bit lines of the DRAM precharged. -
FIG. 3A illustrates synchronous write timing. In the figure, a, b . . . represent a row address; , 2 . . . n represent a column address, WData [row, col] represents the DRAM address of data words, the row address strobe (RAS) is a control signal for initiating a sense operation, and WRITE(CAS) initiates the write operation on the column amplifiers. In the present example, the row column address delay timing parameter is equal to two clock cycles. After the row address is asserted at the first clock cycle, column addresses and write data are asserted after the delay to write the data into the DRAM array. -
FIG. 3B illustrates synchronous read timing. A processor initiates a read access by transmitting a row address on the address wires and by transmitting the row address strobe (RAS) signal. This causes the desired row to be sensed by the column amplifiers. The column address is then transmitted on the address wire and the column address strobe (CAS) signal is transmitted. The first word of the read data RData (a,) is then transmitted by the DRAM and received by the processor. This step can be repeated “n” times in the currently loaded row before a new row is sensed and loaded. Before a new row is sensed, the old row must be restored back to the memory array. - Various attempts have been made to improve the performance of conventional DRAMS. Such attempts have resulted in DRAM architectures that deviate in varying degrees from conventional DRAM architectures. Various alternative DRAM architectures are described in detail in NEW DRAM TECHNOLOGIES, by Steven A. Przybylski, published by MicroDesign Resources, Sebastopol, Calif. (994). Some of those architectures are generally described below.
- The prior art includes Extended Data-Out (EDO) memory systems. In EDO DRAMS, the output buffer is controlled by signals applied to output enable (OE) and column address stobe (CAS) control lines. In general, data remains valid at the output of an EDO DRAM longer than it does for conventional DRAMs. Because the data remains valid longer, the transfer of the data to the latch in the memory controller can be overlapped with the next column precharge. As a result, burst transfers can be performed in fewer clock cycles.
- The prior art also includes Synchronous DRAM (SDRAM) memory systems. The interface of an SDRAM includes a multiplexed address bus and a high-speed clock. The high speed clock is used to synchronize the flow of addresses, data, and control on and off the DRAM, and to facilitate pipelining of operations. All address, data and control inputs are latched on the rising edge of the clock. Outputs change after the rising edge of the clock. SDRAMs typically contain a mode register. The mode register may be loaded with values which control certain operational parameters. For example, the mode register may contain a burst length value, a burst type value, and a latency mode value. The burst length value determines the length of the data bursts that the DRAM will perform. The burst type value determines the ordering of the data sent in the bursts. Typical burst orders include sequential and sub-block ordered. The latency mode value determines the number of clock cycles between a column address and the data appearing on the data bus. The appropriate value for this time interval depends largely on the operating frequency of the SDRAM. Since the SDRAM cannot detect the operating frequency, the latency mode value is programmable by a user.
- The prior art also includes memory systems in which data transfer operations are performed by DRAMs in response to transfer requests issued to the DRAMs by a controller. Referring to
FIG. 4 , it illustrates a memory system in which data transfers are made in response to transfer requests. The request packet format is designed for use on a high speed multiplexed bus for communicating between master devices, such as processors, and slave devices, such as memories. The bus carries substantially all address, data, and control information needed by the master devices for communication with the slave devices coupled to the bus. The bus architecture includes the following signal transmission lines: BusCtl, BusData [8:0], BusEnable, as well as clock signal lines and power and ground lines. These lines are connected in parallel to each device. - The processors communicate with the DRAMs to read and write data to the memory. The processors form request packets which are communicated to the DRAMs by transmitting the bits on predetermined transmission lines at a predetermined time sequence (i.e. at predetermined clock cycles). The bus interface of the DRAM receiver processes the information received to determine the type of memory request and the number of bytes of the operation. The DRAMs then perform the memory operation indicated by the request packet.
-
FIG. 5 illustratescommand control information 00 that is sent in a data transfer request according to a prior art protocol. In the illustrated example, thecommand control information 500 is sent over a BusCtl line and a nine-bit data bus (BusData[8:0]) in six clock cycles. Thecommand control information 500 includes groups ofbits bits bits command control information 500 specifies the target DRAM and the beginning location within the DRAM of the data on which the operation is to be performed. The count identified in thecommand control information 500 specifies the amount of information on which the operation is to be performed. - One object of the present invention is to provide a mechanism to decouple control timing from data timing.
- Another object of the present invention is to provide mechanisms that use minimal bandwidth to determine data timing while minimizing the latency from signaling that the data transfer should terminate to the transmission of the final data packet.
- Another object of the present invention is to provide mechanisms for arbitrarily long data transfers following a command. This may include simultaneous provision of a new column address for each data packet transferred.
- Another object of the present invention is to provide a means to signal simultaneously with termination of the data transfer that a precharge operation should be performed.
- Another object of the present invention is to provide mechanisms and methods for interleaving control and data information in such a fashion that pin utilization is maximized without placing latency requirements upon the DRAM core that are difficult or expensive to satisfy.
- Another object of the present invention is to provide a mechanism for interleaving control and data information that minimizes bandwidth consumed for signaling the beginning and ending of data transfers.
- Another object of the present invention is to provide for devices that do not always interpret the information presented at their pins. Each command provides sufficient information that all further control information related to the command can be easily determined even in the presence of control information related to previous command transfers.
- Another object of the present invention is to provide a mechanism for optionally sequencing a series of core operations prior to data transmission and, optionally, a final core operation after data transmission is terminated.
- Another object of the present invention is to provide a DRAM core which allows a single high current RAS operation at any one time in order to minimize the cost and complexity of the DRAM.
- Another object of the present invention is to provide an encoding of the command such that decoding space and time is minimized and functionality is maximized.
- The present invention provides a method and apparatus for performing data transfers within a computer system. The method includes causing a controller to transmit control information on a bus. The control information specifies a data transfer operation and a beginning location of data to be transferred. The controller determines, after transmitting the control information on the bus, a desired amount of data to be transferred in the data transfer operation. The controller transmits over the bus a terminate indication at a time that is based on the desired amount of data and a beginning time of the data transfer operation. A memory device reads the control information on the bus. The memory device performs the specified data transfer operation on data stored at the beginning location. The memory device continues to perform the specified data transfer operation until detecting the terminate indication on the bus. The memory device ceases to perform the data transfer operation at a time that is based on the time at which the terminate indication is detected.
- Other objects, features, and advantages of the present invention will be apparent from the accompanying drawings and from the detailed description that follows below.
- The present invention is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings and in which like reference numerals refer to similar elements and in which:
-
FIG. 1A is a block diagram of prior art dynamic random access memory (DRAM) component; -
FIG. 1B illustrates a storage cell of the DRAM shown inFIG. 1A ; -
FIG. 2 is a block diagram illustrating a DRAM system and input/output pins and signal lines for accessing the DRAM; -
FIG. 3A is a timing diagram illustrating synchronous write timing; -
FIG. 3B is a prior art timing diagram illustrating synchronous read timing; -
FIG. 4 is a prior art memory system in which a memory controller issues request packets to DRAM over a channel; -
FIG. 5 illustrates command control information that is sent from a controller to a DRAM according to a prior art protocol; -
FIG. 6 is a block diagram of a computing system that includes the present invention; -
FIG. 7 is a block diagram the illustrates the control and decode circuitry of a DRAM according to one embodiment of the invention; -
FIG. 8 is a flow chart illustrating the protocol employed by a controller to initiate data transfers according to an embodiment of the present invention; -
FIG. 9 illustrates a request packet according to one embodiment of the present invention; -
FIG. 10 is a timing diagram illustrating interleaved read/write transaction timing when the read latency equals the write latency according to a prior art protocol; -
FIG. 11 is a timing diagram which illustrates synchronous interleaved read timing with multiplexed data/row/control information according to an alternative prior art/protocol; -
FIG. 12 illustrates the timing of five transactions performed in a non-interleaved embodiment of the present invention; -
FIG. 13 illustrates the timing of five transactions performed in an interleaved embodiment of the present invention; -
FIG. 14 illustrates circuitry or decoding operation codes according to the prior art; -
FIG. 15 illustrates circuitry for decoding operation codes according to one embodiment of the present invention; -
FIG. 16A illustrates an operation code encoding scheme according to an embodiment of the invention; -
FIG. 16B is a continuation of the table illustrated inFIG. 16A ; -
FIG. 17 illustrates a prior art circuit for determining whether a particular DRAM should respond to an operation request; and -
FIG. 18 illustrates a circuit for determining whether a particular DRAM should respond to an operation request according to an embodiment of the present invention; -
FIG. 19 illustrates a mapping between Open and Close bits and the operations that are performed by a DRAM in response to the bits according to an embodiment of the invention; -
FIG. 20A is a block diagram illustrating a DRAM configured to allow no more than one high current operation to be performed over each internal power supply line according to an embodiment of the invention; and -
FIG. 20B is a block diagram illustrating a DRAM configured to allow no more than one high current operation to be performed within the DRAM at any given time according to an embodiment of the invention. -
FIG. 6 is a block diagram of a computing system that includes the present invention. The data transport system includes acentral processing unit 600, amemory controller 601 and aDRAM 603. Thememory controller 601 connects theCPU 600 to achannel 622 to whichDRAM 603 is connected. For the purposes of explanation, a single DRAM is shown onchannel 622. However, the present invention is not limited to any particular number of DRAMS on thechannel 622. - The
CPU 600 may be, for example, a microprocessor. When theCPU 600 executes instructions that require a data transfer operation, theCPU 600 transmits control signals specifying the desired transfer operations tomemory controller 601.Memory controller 601 may be, for example, an application specific integrated circuit (ASIC) memory controller configured to transmit request packets toDRAM 603 overchannel 622 to specify the desired transfer operation. - According to one embodiment,
channel 622 includes aline 624 for initializing daisy chain input, a “clock to end”line 650, a “clock from master”line 628, a “clock to master”line 630, and a plurality oflines 626 that includes a BusEnable line, a BusCtl line and a nine-bit data bus (BusData[8:0]). The “clock to end”line 650 carries a clock signal frommemory controller 601 to the end ofline 630. The “clock to master”line 630 routes the clock signal to the various devices onchannel 622 and back tomemory controller 601. The “clock from master”line 628 routes the clock signal from the “clock to master”line 630 back to the various devices onchannel 622. The clock signal on the “clock from master”line 628 is aligned with request and write data packets transmitted bycontroller 601. The clock signal on the “clock to master”line 630 is aligned with read data packets transmitted byDRAM 603. The information communicated overlines 626 includes request packets, data transfer control signals, and data packets. -
DRAM 603 is divided into three sections: anstorage section 632, acontrol section 634, and a I/O section 636. Thestorage section 632 includes a DRAM core consisting of twoindependent memory banks - Each of the
memory banks sense amplifier cache caches control section 634 includes control logic 610 and control registers 614. Control logic 610 performs initialization operations in response to control signals online 624. Control registers 614 are read and written to using special register space commands. The contents of the control registers 614 determine howDRAM 603 operates. For example, the control registers 614 may store values that determine the output drive current used byDRAM 603, the base address ofDRAM 603 and the configuration and size ofDRAM 603. - The I/
O section 636 includes aclock generator 618, areceiver 620, and atransmitter 616. Theclock generator 618 uses the external clock signals to create clock signals used internally byDRAM 603. Thereceiver 620 andtransmitter 616 contain multiplexing and storage hardware to permit internal data paths to operate at a slower clock rate, but equivalent bandwidth, tolines 626. -
FIG. 7 is a block diagram of a DRAM in which the present invention may be implemented according to one embodiment of the invention. Referring toFIG. 7 , aDRAM 700 generally includes I/O andcontrol circuitry 722, four banks of memory, a plurality ofcolumn decoders row decoders blocks blocks blocks blocks - I/O and
control circuitry 722 receives request packets from a controller over achannel 724. The request packets include an address that corresponds to a storage location and an operation code that specifies the operation to be performed on the data stored in the specified storage location. To perform a read operation, I/O andcontrol circuitry 722 transmits control signals to therow decoders control circuitry 722 transmits control signals to thecolumn decoders channel 724. The column that is transmitted is the column that corresponds to the address contained in the request packet. - Referring to
FIG. 8 , it is a flow chart that illustrates the protocol employed by a controller to initiate data transfers according to one embodiment of the invention. Atstep 802, the controller transmits a wakeup signal to the DRAM that will be involved in the data transfer operation (the “target DRAM”). Atstep 804, the controller transmits command control information to the target DRAM. The contents of the command control information according to one embodiment of the invention are illustrated inFIG. 9 . - Referring to
FIG. 9 , the command control information is transmitted over the BusCtl line and BusData[8:0] lines over three clock cycles, where each clock cycle has even and odd phases. Astart bit 902 is sent over the BusCtl line on the even phase of the first clock cycle. As shall be described in greater detail below, the start bit serves as a flag which allows the DRAM to identify the signals as command control information. - The command control information includes an
address 904 that identifies the beginning memory location in the target DRAM that will be involved in the specified data transfer operation. The command control information further includes an operation code, open and close bits, and a Pend value. - As shall be explained below, certain bits in the operation code directly correspond to control lines within the target DRAM. Specifically, the operation code includes a
Write bit 906, aReg bit 908 and aNoByteM bit 910 that correspond to control lines in the target DRAM. Upon receipt of the command control information, the DRAM simply places the value stored in these bits on the respective control line. The operation code also contains abroadcast bit 912 to indicate whether the specified operation is a broadcast operation. - The Open, Close and Pend values serve functions described in greater detail below. In general, the Open and Close bits specify whether precharge and/or sense operations are to be performed before and/or after the operation specified in the operation code. The Pend value indicates how many odd phase bits will appear on the BusCtl line after the command control information and before the strobe signal that corresponds to the operation specified in the command control information (other than any odd phase bits in request packets for other transactions). The command control information also contains other values “EvaICC” and “Mask” that do not relate to the present invention.
- Referring again to
FIG. 8 , control passes fromstep 804 to step 806. Duringstep 806, the controller transmits the strobe signal over the BusCtl line (step 810). If the transaction involves more than one data packet, then the column address for data packets that are to be sent subsequent to the first data packet are transmitted serially over the BusEnable line (step 808).Steps step 806 to indicate thatstep 810 is performed concurrently withstep 808. In one embodiment, the transmission of the address for subsequent data packets begins at a sufficient interval prior to the time at which those data packets are to be sent to allow the second and subsequent data packets to be sent after the first data packet without interruption. - At
step 814, the data is transmitted over the data bus (BusData[8:0]). During this step, the data may be transmitted to or from the target DRAM, depending on whether the data transfer operation is write or read operation. At some fixed period of time prior to the transmission of the last data packet, the controller transmits the terminate signal on the BusCtl line (step 816).Steps single step 812 to indicate thatstep 816 is performed during the performance ofstep 814. - As shall be explained below, one embodiment of the memory controller dynamically adjusts the interleave of data and control information to more fully utilize the channel. Interleave refers to the relative ordering of data, requests and control signals that are associated to multiple transactions. To allow dynamic interleave adjustment, there is no fixed time period between the execution of
steps step 806 relative to the timing ofstep 804 as needed to provide the desired interleave (e.g., to provide time to transmit the command control information for other transactions between execution ofsteps 804 and 806). - In one embodiment, the controller is configured to limit the number of requests that are targeted to any given DRAM. For example, if two data transfer operations have been requested for a given DRAM, the controller will refrain from issuing a third request until one of the outstanding requests has been serviced. By limiting the number of requests any DRAM must handle at any given time, the size of the command queue within the DRAM may be reduced, decreasing the complexity of the DRAM.
- In one embodiment, the number of outstanding requests on the channel may be larger than the number of requests being processed by any single DRAM. Preferably, the number of outstanding requests is limited only by the size of the field which indicates the number of outstanding requests, and the aggregate number of requests which can be handled by all of the DRAMS on the channel.
- In typical EDO and SDRAM components, only a finite number of data transfer sizes are supported. For each data transfer size, there is a fixed ratio between the amount of control information that must be sent to a DRAM and the amount of data to be transferred in the operation. Thus, the larger the amount of data to be transferred, the larger the amount of control information that must be sent to the DRAM. For example, with an SDRAM that only supports transfers of one or four data words, two four-word transfers must be performed to transfer eight data words. Thus, all of the control information that a controller must send to the DRAM for a four data word transfer, including an operation code and an address, must be sent twice.
- In prior art request-oriented systems, a data transfer count is part of the command control information that a controller sends to a DRAM to initiate a data transfer operation. The amount of bits allocated in the control information for sending the data transfer count is fixed. Consequently, the size of data transfers that a system may perform in response to a single transfer request is limited to the number of data packets that can be specified in the available number of bits. The size limit thus placed on data transfers makes it necessary for transfers of large amounts of data to be performed using numerous requests for smaller data transfer operations. For example, if the data transfer count is only five bits long and data packets are eight bytes, then the maximum size of a data transfer is 256 bytes (32 data packets). For transfers larger than 256 bytes, more than one request packet must be used.
- In one prior art request-oriented system, the controller is allowed to prematurely terminate a data transfer operation by transmitting a terminate control signal to the DRAM. Upon receipt of the terminate control signal during a particular data transfer operation, the DRAM ceases to process data for the operation, even if the amount of data that has been transferred is less than the amount of data that was specified in the data transfer count of the operation. This technique allows the controller to shorten data transfers after a particular transfer size has been specified, but does not overcome the limitations associated with having a maximum size limit per requested transaction.
- According to one aspect of the present invention, the command control information within a request packet no longer contains size information. Rather, the DRAM is configured to start and end the transmission of data based on data transfer control information sent by the controller to the DRAM separate from and subsequent to the transmission of the command control information. According to one embodiment, the data transfer control information includes data transfer start information (a “strobe signal”) sent from the controller to indicate when the DRAM is to begin sending data, and data transfer end information (a “terminate signal”) to indicate when the DRAM is to stop sending data. The number of clock cycles that elapse between the transmission of the strobe signal and the terminate signal indicates the size of the data transfer.
- If a data transfer operation involves more than one data packet, then the controller serially transmits column address information on the BusEnable line to specify the columns that contain the data to be sent in the second and subsequent data packets. Preferably, the controller begins to transmit the column address information at a time that allows the DRAM to have sufficient time to reconstruct the column addresses and prefetch the data from the specified columns in the DRAM core before the data packets that correspond to the column addresses are to be transmitted over the channel. Because the DRAM continuously receives column addresses over the BusEnable line during multi-packet transfers, the DRAM itself does not have to maintain a counter to determine from where to retrieve data for the next data packet.
- By transmitting data transfer control information separate from the command control information, it is possible to specify a transfer operation for any amount of data. Thus, large transfers do not have to be broken up into multiple requests for smaller amounts of data. In one embodiment, the control circuitry within the DRAM is configured to begin retrieving requested data from the DRAM core as soon as possible after receipt of a request packet. The DRAM does not wait for the strobe signal to begin retrieving the data from the DRAM core. However, the DRAM does not transmit any data on the channel until the strobe signal is received. Because the initial data packet to be transmitted by the DRAM has been prefetched from the core, the data packet can be transmitted over the channel with minimal delay from when the strobe signal ultimately arrives.
- There are numerous benefits to reducing the delay between the transmission of (1) a strobe signal for a transfer operation and (2) the first packet in the transfer operation. For example, the minimum latency between a transfer request and the beginning of the transfer can never be less than the strobe-to-data delay. Therefore, the strobe-to-data delay may determine the critical path for DRAMS that support fast core operations. In addition, the longer the strobe-to-data delay, the more complex the controller must be to accurately and efficiently pipeline the command control information and strobe signals.
- The bandwidth required to indicate the start and end of a data transfer operation with single bit strobe and terminate signals is minimal. In one embodiment, a single line (the BusCtl line) is used to carry a variety of control signals, including the strobe and terminate signals. Further, the channel utilization employed to start and terminate a transfer operation does not vary with the size of the data to be transferred.
- Due to intrinsic circuit delays, the DRAM does not instantly terminate data transmission upon the receipt of the terminate signal. Rather, the terminate signal causes the DRAM to initiate termination of the data transfer. Transmission of the last data packet in a transfer actually occurs on some clock cycle after the receipt of the terminate signal. When a terminate signal is used to specify the end of a transfer operation, it is important to minimize the latency between the transmission of the terminate signal for the transaction and the transmission of the last data packet of the transaction. By reducing the latency between the terminate signal for a transaction and the time at which the channel ceases to be used to send data for the transaction, the amount of time required for the controller to use the channel for another transaction is reduced. This is particularly important when there are multiple requesters that are contending for use of, the same channel.
- According to one embodiment, the terminate signal may be used to either end a transaction or suspend a transaction. The exact timing of the terminate signal may be used to indicate whether a transfer operation should be terminated or merely suspended. For example, if the terminate signal is sent at one modulus relative to the strobe signal, the DRAM is configured to terminate the data transfer operation. A modulus is the remainder obtained after dividing one integer by another integer. If the terminate signal is sent at a different modulus relative to the strobe signal, the DRAM is configured to suspend the transfer operation. The DRAM may be configured to continue transfer operations that have been suspended upon receipt of a continue control signal.
- In prior art systems, the timing of a data transfer is dictated by the timing of the request for the data transfer. Thus, given that a transfer request arrived on a particular clock cycle, it was known that the data specified in the request would begin to appear on BusData[8:0] a predetermined number of clock cycles from the particular clock cycle. For example, the number of clock cycles that elapse between a request packet and the transfer of data specified in the request packet may be determined by a value stored in a register within the DRAM. This fact renders prior art systems inflexible with respect to how control and data signals may be interleaved to maximize the use of the channel.
- As mentioned above, the data transfer control information which controls the timing of the data transfer associated with a request packet is sent separately from the command control information to which it corresponds. According to another aspect of the invention, the timing of the data transfer control information is variable relative to the timing of the corresponding request packet. That is, the number of clock cycles between the transmission of a request packet and the transmission of the strobe signal to begin the transfer specified in the request packet may vary from transaction to transaction.
- According to an alternate embodiment of the invention, the amount of time that elapses between the transmission of a request packet and the transmission of the data specified in a request packet is varied without the use of strobe and terminate signals. In this embodiment, the request packet contains a delay value that indicates to the DRAM when the data specified in the request packet will begin to be sent relative to the time at which the request packet is sent. The DRAM would include a counter to count the clock cycles that elapse from the arrival of the request packet in order to send or receive the data specified in the request on the appropriate clock cycle. Because the controller may vary the latency between request packet and data transmission, the controller is able to dynamically adjust the operative interleave on the channel, as shall be described in greater detail below.
- As mentioned above, the fixed timing between requests and data transmissions renders prior art systems inflexible with respect to how control and data signals may be interleaved. For example,
FIGS. 10 and 11 illustrate the timing of transactions for particular prior art protocol systems. - Referring to
FIG. 10 , it illustrates interleaved timing of read and write accesses. The interleave structure permits read accesses to a DRAM to be interleaved with write accesses to another DRAM.FIG. 11 illustrates synchronous interleaved read timing with multiplexed data/row/control information according to an alternative prior art protocol. Both of these prior art interleave patterns increase utilization of the channel and the internal resources of the DRAM relative to non-interleaved protocols. However, the timing between requests and data transfers is fixed, so the interleave patterns are fixed. Consequently, controllers cannot make interleave adjustments to maximize usage of the channel and DRAM resources in response to changing conditions in the system. - The ability to vary the timing between the transmission of a request packet and the transmission of the data specified in the command control information makes it possible to interleave the information on BusData[8:0] in variations that were not previously possible. According to one embodiment of the invention, controllers dynamically adjust the interleave to maximize the use of the channel in the face of internal DRAM latencies that are long with respect to the transmission of control information or data.
- Referring to Table A and
FIG. 12 , they illustrate the timing of five non-interleaved data transfer operations. Atclock cycle 0, a wakeup signal associated withtransaction 0 is transmitted from the controller to the DRAM on the BusCtl line “BC”. At clock cycles 4 through 6 the command control information fortransaction 0 is sent from the controller to the DRAM over the BusCtl line and nine bus data lines “BD[8:0]”. Atclock cycle 10 the DRAM begins sensing the row specified in the command control information of the bank specified in the command control information. At clock cycle 17 the controller sends the strobe signal associated withtransaction 0 to the DRAM. At clock cycle 23 the DRAM begins transferring data beginning at the address specified in the command control information. At clock cycle 30 the controller sends a terminate signal associated withtransaction 0 to the DRAM. At clock cycle 38, the DRAM sends the last data associated withtransaction 0. - The wakeup signal for
transaction 1 is transmitted atclock cycle 35. At clock cycles 39 through 41 the command control information fortransaction 1 is transmitted. - The timing for
transactions 1 through 4 proceeds as illustrated. This example clearly illustrates that there is minimal timing overlap between transactions when signals for different transactions are not interleaved. Consequently, bandwidth that may be used to begin subsequent transactions goes unused. - Referring to Table B and
FIG. 13 , they illustrate the timing of interleaved data transfer operations. In the illustrated example, the wakeup signal fortransaction 1 is transmitted atclock cycle 20, even before data has started to be sent fortransaction 0. By the time the terminate signal has been sent fortransaction 0, the wakeup signal and command control information have been sent to the DRAM fortransaction 1. The transmission of this information during the execution oftransaction 0 does not result in any performance penalty because the bandwidth used to transfer the information was otherwise unused. Significantly, five transactions are completed by clock cycle 131 using the interleaved example shown Table B, while completion of five transactions requires 172 clock cycles in the non-interleaved system shown in Table A. - The ability to dynamically adjust the interleave of control and data information allows controllers to increase the utilization of the channel. In addition, the controller can adapt the interleave to the changing demands being placed on the bus to minimize latency. For example, the controller can transition from a cold start, where the bus is idle, to an active state by issuing a series of requests back-to-back and then waiting for the data that will be sent in response to the requests. After start, the controller adjusts the interleave to shift from minimizing latency to maximizing utilization of the channel and internal resources of the DRAM. Therefore, after a steady state has been achieved, the controller avoids having too many back-to-back requests. Rather, the controller switches to a smoother interleave pattern, such as the pattern illustrated in Table B. An exemplary series of transactions that illustrate how a controller that employs the protocol of the present invention is able to dynamically change the interleave of transactions shall be discussed in greater detail below with reference to Table C.
- To help maximize utilization of the channel, the same control line may be used to carry numerous control signals. For example, in the protocol illustrated in Tables A and By the BusCtl line is used to carry wakeup signals, strobe signals, portions of the command control information, and terminate signals. According to one embodiment of the invention, clock cycles are divided into even and odd phases. The command control information is preceded by a non-zero value “start bit” on the BusCtl line at an even phase of the clock cycle. Upon detection of a start bit, a DRAM knows that any signals on the BusCtl line during the three subsequent odd phases of the clock cycle are part of the command control information, and not strobe, wakeup or terminate signals. The strobe signals, wakeup signals and terminate signals are all indicated by non-zero values on the BusCtl line at an odd phase of the clock cycle. Consequently, the DRAM must have some mechanism for distinguishing between the signals.
- In an embodiment of the invention that uses fixed interleaves, an operation begins at a fixed interval relative to the command control information that specifies the operation. Therefore, DRAMs simply use the arrival time, of the command control information and the known interval to determine when to perform the operation. The terminate signal associated with a transaction is always the next odd-phased signal on the BusCtl line after its corresponding command control information. Therefore, if the command control information can be identified, the terminate signal can also be identified. Any signal on the BusCtl line during an odd phase of a clock cycle is a wakeup signal.
- The method described above for distinguishing between identical control signals (i.e. control signals that use the same line and have the same characteristics) works well in an embodiment that employs fixed interleaves. However, where the timing interval between a request packet and its corresponding strobe signal is variable, a mechanism must be provided to indicate to the DRAMs when to look for the strobe signal that corresponds to a request packet that has been received.
- In the example illustrated in Table B, the period between the transmission of the command control information for a transaction and the strobe signal for the transaction is not fixed. Consequently, the DRAM must have some other mechanism for determining that, of all the signals that arrive on the BusCtl line, the signal at clock cycle 47 is the strobe signal associated with the command control information for
transaction 1. - According to one embodiment of the present invention, the DRAM is able to distinguish between identical signals on the BusCtl line based on knowledge of what information has previously appeared on the channel. To obtain information about data on the channel, the DRAM constantly monitors the channel. Because the DRAM constantly monitors the channel, the controller does not have to transmit wakeup signals to the DRAM. Therefore, the only identical signals on the BusCtl line are the strobe signal and the terminate signal.
- According to this embodiment, the order in which the controller sends strobe and terminate signals must match the order in which the controller sends request packets. For example, if the controller transmits request packets for
transactions transactions - Under the constraints described above, the DRAM has the information it requires to correctly identify the strobe and terminate signals on the channel. Specifically, the first control signal on the BusCtl line will always be a strobe signal associated with the first transaction. The control signal that follows any strobe signal is always the terminate signal for the transaction that corresponds to the preceding strobe signal. The control signal that follows any terminate signal will always be a strobe signal for the transaction that immediately follows the transaction associated with the previous strobe signal.
- While the approach described above allows a DRAM to accurately identify strobe and terminate signals, it has two obvious disadvantages. First, it requires that all DRAMS monitor the channel at all times. If any DRAM fails to monitor the line for any period, the DRAM will not be able to accurately identify the identical control signals. Because the DRAM has to constantly monitor the channel, the DRAM will not be able to conserve energy by entering a power-down mode. The expense associated with keeping all DRAMS powered up at all times is significant.
- The second disadvantage is that the controller must send the control signals in exactly the same order as the command control information. As a result, the controller is limited with respect to the type of interleave patterns it may select. Specifically, the controller may not select any interleave patterns that retire a transaction out of order.
- According to an alternate embodiment of the present invention, the controller is configured to transmit, as part of the command control information in a request packet, data which allows the DRAM to identify the strobe signal that corresponds to the command control information. For example, in one embodiment, the controller includes a “Pend” value in the command control information. The Pend value in a request packet indicates how many control signals that are identical to the strobe signal will occur between the end of the command control information for a transaction and the actual strobe signal for the transaction. Based on the Pend value, a DRAM is able to identify control signals without having to know what has transpired on the channel prior to the arrival of the command control information.
- In the example illustrated in Table B the command control information for
transaction 1 is sent at clock cycle 24, and the strobe signal fortransaction 1 is sent at clock cycle 47. Between the transmission of the command control information fortransaction 1 and the transmission of the strobe signal fortransaction 1, a terminate signal fortransaction 0, a wakeup signal fortransaction 2 and a request packet fortransaction 2 are sent. (The DRAM knows to ignore the command control information fortransaction 1 by detecting its start bit on an even phase of the clock cycle.). - The terminate signal for
transaction 0 and the wakeup signal fortransaction 2 both have identical characteristics to strobe signals. Therefore, the Pend value sent in the command control information fortransaction 1 is two. By this Pend value, the DRAM is made aware that two strobe-like signals will appear on the BusCtl line prior to the actual strobe signal fortransaction 1. The DRAM monitors the channel after the receipt of the command control information fortransaction 1. Based on the Pend information in the command control information fortransaction 1 and the signals that occur on the channel after receipt of the command control information fortransaction 1, the DRAM can identify the strobe fortransaction 1. - The Pend approach overcomes the disadvantages of the constant channel monitoring approach because the DRAM involved in a transaction does not need to know what transpired on the channel prior to the arrival of the command control information for the transaction. Consequently, a DRAM may assume a powered down mode until the arrival of a wakeup signal just prior to the transmission of a request packet. In addition, the Pend approach does not require transactions to be retired in the same order as the order in which they arc requested. Therefore, a controller may specify interleave patterns in which some transactions are retired out of order.
- At the time that a request packet is transmitted by a controller, the controller may not have enough information to determine whether a precharge operation should be performed after the completion of the transaction. Therefore, according to one embodiment of the invention, the command control information sent in request packets does not contain an indication of whether or not a precharge is to be performed after the transaction. Rather, the controller communicates to the DRAM whether a precharge is to be performed when the terminate signal that initiates the termination of a transfer operation is sent to the DRAM. Because the transmission of the terminate signal is deferred, the determination of whether or not a precharge operation is appropriate may be made by the controller based on information obtained between the transmission of the request packet and the transmission of the terminate signal.
- For example, at the time that the request packet is sent, additional requests for data from different rows in the same DRAM may not have arrived. Therefore, it would appear that no post-operation precharge is required. However, prior to the transmission of the terminate signal, a request may arrive for an operation to be performed on a different row of the same bank within a DRAM. When the controller sends the terminate signal for the current operation, the controller can communicate to the DRAM that a precharge operation is to be performed. The DRAM can therefore begin a precharge operation for the bank containing the appropriate row while the current data transfer operation is being completed.
- The technique used by the controller to communicate whether a precharge is to be performed after an operation preferably takes advantage of the fact that data is typically transferred as a series of one or more fixed-sized packets, where each packet contains more data than can be transmitted during a single clock cycle. Because the transmission of a single packet is performed over multiple clock cycles, the terminate signal may be sent during any one of a plurality of clock cycles to specify that a particular packet is the last packet. For example, assume that it takes four clock cycles to send a single packet of data, and that the DRAM is configured to send exactly one data packet after receipt of the terminate signal. As long as the terminate signal is sent at any one of the four clock cycles during which the penultimate data packet is sent, the data transmission will terminate at the appropriate time.
- According to one embodiment of the invention, the controller uses the exact timing of the terminate signal to indicate to the DRAM whether the DRAM is to perform a precharge operation. For example, assume that the controller can terminate a transfer at the appropriate time by sending the terminate signal during any one of four clock cycles, as described above. The controller can indicate to the DRAM that precharge is to be performed by transmitting the terminate signal in the first of the four possible clock cycles, and indicate that precharge is not to be performed by transmitting the terminate signal on the second of the four possible clock cycles. The DRAM decodes the precharge information by determining on which of the four possible clock cycles the terminate signal appeared. The DRAM may make this determination, for example, by determining the modulus of the clock cycle on which the terminate signal was received relative to the clock cycle on which the corresponding strobe was received.
- According to an alternate embodiment, a particular precharge operation is associated with each of the four available clock cycles. For example, the DRAM may contain four banks of memory. The technique described above may be extended so that a terminate signal in the first possible clock cycle causes the DRAM to precharge the first memory bank, a terminate signal in the second possible clock cycle causes the DRAM to precharge the second memory bank, a terminate signal in the third possible clock cycle causes the DRAM to precharge the third memory bank, and a terminate signal in the fourth possible clock cycle causes the DRAM to precharge the fourth memory bank. Significantly, this embodiment allows the position of the terminate signal for an operation on one memory bank to indicate that a precharge operation is to be performed on a different memory bank. In this embodiment, the command control information may contain a bit for specifying that no precharge is to be performed, regardless of the timing of the terminate signal.
- Typically, a controller indicates to a DRAM the operation it desires the DRAM to perform by transmitting to the DRAM a request packet that includes an operation code that corresponds to the desired operation. To determine how to respond to a request packet, each of the bits of the operation code must be wired from its point of reception on the DRAM and to a decoder prior to being globally transmitted through the interface in order to control functionality. The wiring and decoding process consumes space and power. A typical circuit for performing operation code decoding is illustrated in
FIG. 14 . - Referring to
FIG. 14 , adecoding circuit 1400 includes a plurality ofpins 1402, a plurality ofglobal control lines 1404, and a plurality ofdecode units 1406. Eachdecode unit 1406 corresponds to a particularglobal control line 1404. When a multiple-bit operation code is received atpins 1402, the entire operation code is routed to each ofdecode units 1406. Each ofdecode units 1406 decodes the operation code to determine the appropriate signal to apply to thecontrol line 1404 to which it corresponds. - Referring to
FIG. 15 , it illustrates adecode circuit 1500 according to an embodiment of the invention. Similar to decodecircuit 1400,decode circuit 1500 includes a plurality ofpins decode units global control lines decode units control lines art decode circuit 1400, each ofdecode units - The advantages of
decode circuit 1500 over the prior art circuit shown inFIG. 14 include decreased wiring requirements, decreased power consumption and decreased circuit complexity. Specifically, only one line per pin is required to route the signals frompins units decoders - For
decode circuit 1500 to work correctly, the operation codes transmitted by the controller must include bits that directly correspond to the signals carried onlines -
FIGS. 16A and 16B illustrates an operation code encoding scheme according to an embodiment of the invention. Referring toFIGS. 16A and 16B , they illustrate an operation-to-operation-code mapping in which bits in the operation code directly dictate the signals to be placed on each of the global control lines to perform the corresponding operation. Specifically, each operation code has a bit “OP[2]” that specifies whether a signal should be placed on the NoByteM control line, a bit “OP[1]” that specifies whether a signal should be placed on the Reg control line, and a bit “OP[0]” that specifies whether a signal should be placed on the Write control line. The operation code that corresponds to each possible type of operation has the various operation code bits set so as to cause the appropriate signals to be generated on the global control lines. For example, to perform a register read directed operation, a signal must be generated on the NoByteM and Reg control lines, but not on the Write control line. Therefore, in the operation code that corresponds to the register read directed operation, the bits that correspond to the NoByteM, Reg and Write control lines are respectively “1”, “1” and “0”. - DRAMS respond to request packets if the operations specified in the request packets are specifically directed to the DRAM, or if the request packets specify broadcast operations.
FIG. 17 illustrates a prior art circuit for determining whether a particular DRAM should respond to an operation request. - Referring to
FIG. 17 , acomparator 1702 compares the address bits in an request packet with the device ID of the DRAM. If the address bits in the request packet do not match the device ID, then a logical LOW is transmitted to one input of ANDgate 1706. Consequently, the output of ANDgate 1706 will be LOW. The operation code contained in the request is decoded bydecode unit 1704.Decode unit 1704 decodes the operation code in the request packet and transmits signals overlines decode unit 1704 applies a logical HIGH toline 1710. If the operation code represents a non-broadcast operation, then thedecode unit 1704 transmits a signal online 1708 indicative of the command, and a logical LOW online 1710.Line 1710 and the output of ANDgate 1706 are applied to anOR gate 1712. The signal at output ofOR gate 1712 determines whether the DRAM should process the specified operation. When the specified operation is a broadcast operation, the output ofOR gate 1712 will be HIGH regardless of the output of ANDgate 1706. - Referring to
FIG. 18 , it illustrates a circuit for determining whether a DRAM should respond to request packet, according to an embodiment of the present invention. Similar to the circuit shown inFIG. 17 ,circuit 1800 includes acomparator 1802 for comparing the address bits in a request packet with the device ID of the DRAM. However,circuit 1800 is configured for a protocol in which one bit in the operation code of a request indicates whether the request is for a broadcast operation. Referring again toFIGS. 16A and 16B , the operation codes employed in one embodiment include a bit “Op[3]” that indicates whether the operation specified by the operation code is a broadcast operation. - Because the operation code contains a bit which indicates whether the operation is a broadcast operation, it is not necessary to decode the operation code to determine whether the operation is a broadcast operation. Rather, the value of the broadcast bit is fed directly into one input of an
OR gate 1804. The other input of theOR gate 1804 receives a signal that indicates whether the address in the request matched the device ID of the DRAM. The output of theOR gate 1804 indicates whether the DRAM should respond to the request. - Because the operation code for every type of operation contains a bit that specifies whether the operation is a broadcast operation, the need to decode the operation codes to identify broadcast operations is avoided. Consequently,
circuit 1800 is clearly simpler and more efficient that the circuit shown inFIG. 17 . - In typical DRAMS, data is not directly transmitted from the storage cells. Rather, data is temporarily copied to sense amplifiers prior to transmission. Typically, the sense amplifiers only store one row of data. If an operation is to be performed on a row of data other than the currently stored row, two operations must be performed. The first operation is referred to as a precharge operation, where pairs of bit lines within the memory are equalized to a midpoint voltage level. The second operation is referred to as a sense operation, where the row on which the operation is to be performed is copied onto the sense amplifiers. Between the precharge operation and the subsequent sense operation, the DRAM in question is said to be in a closed state. At all other times, the DRAM is said to be in an open state.
- In the prior art, DRAMS are configured to determine whether precharge and sense operations have to be performed prior to servicing a data transfer request from a controller. Typically, the DRAM performs this determination by comparing the address contained in the request packet to the current address in the bank. If the addresses match, then the data is transmitted from the sense amplifiers and no precharge or sense operations are required. If the addresses do not match, then the DRAM performs a precharge and sense operation to load the sense amplifiers with data from the appropriate row, but does not service the data transfer request.
- The overhead and complexity required for the DRAM to perform the address comparison results in a significant cost and performance penalty. Consequently, the present invention provides a controller that determines whether precharge and/or sense operations are required prior to making data transfer requests. Because the controller makes the determination, the complexity of the DRAM is reduced while the performance of the overall data transfer system is improved. The controller makes the determination of whether precharge and/or sense operations are required based on the address of the data in the operation, the current state of the bank that corresponds to the address and the address of the data that is currently stored in the bank. Typically, this information is already maintained by the controller for other purposes. Therefore, little additional overhead is required for the controller to make the determination.
- Once the controller has made the determination for a particular data transfer operation, the controller must communicate the decision to the DRAM. Preferably, the controller communicates the determination to the DRAM through data sent with the command control information for the transaction. According to one embodiment of the invention, the command control information includes two bits (“Open” and “Close”) that indicate to the DRAM what action to take with respect to the sensing and precharging the memory cells that correspond to the operation. Based on the current bank state and the value of the Open and Close bits, the DRAM determines what action to perform.
- In general, the Close bit indicates whether to precharge the memory bank after performing the operation specified in the command control information, and the Open bit indicates whether some type of sense or precharge/sense operation must be performed before the operation. The actions performed in response to the Open and Close bits depends on the previous state of the bank in question.
FIG. 19 illustrates how the combinations of values for the Open bit, Close bit, and previous bank state are mapped to actions to be performed according to one embodiment of the invention. - Referring to
FIG. 19 , if the current bank state is closed and the Open and Close bits are “0” and “1”, respectively, then the DRAM performs no action in response to the data transfer request. Since no action is performed, the state of the bank remains closed. If the current bank state is closed and the Open and Close bits are “1” and “0”, respectively, then the DRAM senses the bank and then performs the operation specified in the command control information. After the operation is performed, the bank will be in the open state. If the current bank state is closed and the Open and Close bits are both “1” , then the DRAM senses the bank, performs the specified operation, and precharges the bank. After these actions have been performed, the bank will be in the closed state. If the current bank state is closed, then both Open and Close bits cannot be “0”. - If the current bank state is open and the Open and Close bits are both “0”, then the DRAM simply performs the operation specified in the command control information. After the operation, the bank will still be in the open state. If the current bank state is open and the Open and Close bits are “0” and “1”, respectively, then the DRAM performs the command and then precharges the memory bank. After the bank is precharged, it will be in the Closed state. If the current bank state is open and the Open and Close bits are “1” and “0”, respectively, then the DRAM precharges the bank, senses the bank, and performs the specified operation. After the operation is performed, the bank will be in the open state. If the current bank state is open and the Open and Close bits are both “1” , then the DRAM precharges the bank, senses the bank, performs the specified opertion, then precharges the bank. After these actions have been performed, the bank will be in the closed state.
- In addition to giving the controller significantly more control over internal DRAM operation, the present invention establishes a one-to-many correspondence between request packets and specified operations. Specifically, a single request packet can cause a DRAM to perform (1) a plurality of DRAM core operations, (2) a DRAM core operation and a data transfer operation, or (3) a data transfer operation and a plurality of DRAM core operations. By increasing the number of operations performed by the DRAM in response to a request packet, the ratio of control information per operations performed is significantly reduced.
- In typical DRAMs, multiple banks of memory receive power over the same power supply line. Every precharge or sense operation performed on a bank of memory generates some noise on the power supply line to which the bank is connected. In general, memory banks are not aware of operations that are concurrently being performed by other memory banks. Consequently, two or more memory banks that are powered over the same power supply line may concurrently perform precharge and/or sense operations. The increased noise that the power supply line experiences due to the concurrent execution of multiple noise-producing operations impairs the reliability of the DRAM in question or forces the power supply line to be larger, consuming precious die area.
- To prevent these reliability problems, those prior art DRAMS must be exhaustively tested to ensure that all possible sense and precharge patterns can be performed without error. In the present invention, the DRAM includes a control circuit that is configured to allow no more than one bank on any given power supply line from performing precharge or sense operations at any given time. Because the DRAM does not allow more than one bank on a power supply line to be charged or sensed at a time, the DRAM is not susceptible to the noise problems that concurrent sense and precharge operations create. Further, the DRAM does not need to be tested for patterns that will never occur. In addition, the die size of the DRAM may be reduced because the power supply lines do not have to be able to handle current for more than one operation. The control circuit within the DRAM may enforce this restriction in a variety of ways.
- In one embodiment, the control circuit includes a queue for each power supply line. Such an embodiment is illustrated in
FIG. 20A . Referring toFIG. 20A , aDRAM 2000 includescontrol circuitry 2002 and four memory banks powered over two power supply lines that extend from abond site 2020. Thecontrol circuit 2002 receives request packets from thecontroller 2004 over thechannel 2008 through an I/O unit 2030. The request packets specify data transfer operations and the memory banks on which the operations are to be performed. Thecontrol circuit 2002 is configured to detect when the specified operations require precharge or sense operations. When a requested operation requires a precharge or a sense operation, the operation is placed on the queue associated with the power supply line to which the memory bank specified in the request packet is connected. For example, assume thatcontrol circuit 2002 receives a request packet that specifies an operation that requiresbank 2010 to be precharged, and a request packet that specifies an operation that requiresbank 2012 to be sensed.Banks power supply line 2014. Therefore,control circuitry 2002 will place both operations in thequeue 2016 associated withpower supply line 2014. - The
control circuit 2002 services the operations in any given queue one at a time. Thus, in the example given above, thecontrol circuitry 2002 may cause the operation onbank 2010 to be performed, then cause the operation onbank 2012 to be performed. Because the operations are serviced sequentially, no more than one sense or precharge operation will be performed concurrently on banks connected to the same power supply line. Because thecontrol circuitry 2002 maintains separate queues for each power supply line, precharge and sense operation may be perform concurrently on banks that are powered by different power supply lines within thesame DRAM 2000. In this embodiment, thecontroller 2004 is preferably configured to set the Open and Close bits in each request packet to prevent the queues associated with the power supply lines from overflowing. - In an alternate embodiment,
control circuitry 2002 is configured to ignore request packets for operations that require a sense or precharge operation to be performed on a bank that is connected to the same power supply line as another bank on which a sense or precharge operation is currently being performed. In yet another embodiment,control circuitry 2002 does not process request packets that would violate the restriction, but transmits a message back to thecontroller 2004 to indicate that the request packet will not be serviced. - While a prohibition against concurrent sense and precharge operations by banks on the same power supply line limits the amount of concurrency that can take place between the memory banks, the overall architecture of the present invention is designed to maximize channel utilization without violating this restriction. Specifically, the controller adjusts the interleave of transactions in such a way as to maximize usage of the channel. No amount of concurrency within a DRAM will increase the throughput of a channel that is already fully utilized. Therefore, the enforcement of a prohibition against concurrent sense and precharge operations by banks on the same power supply line does not detrimentally affect the performance of the data transport system.
- In an alternate embodiment illustrated in
FIG. 20B , theDRAM 2000 contains asingle queue 2050. All operations that require theDRAM 2000 to perform a precharge or sense operation on any memory bank withinDRAM 2000 are placed in thequeue 2050 bycontrol circuitry 2002. Thecontrol circuitry 2002 processes the operations stored in thequeue 2050 sequentially, preventing more than one precharge or sense operation from being performed at the same time. While this embodiment does not allow the concurrency that is possible with the one-queue-per-power supply line embodiment, it requires less complex control circuitry. - In yet another embodiment, the control circuitry on the DRAM does not enforce the one core operation per power supply line restriction. Rather, control circuitry within the controller is configured to transmit request packets by selecting an order and timing that will not cause more than one core operation to be performed at the same time on banks connected to the same power supply line. In this embodiment, the DRAM may be manufactured with power supply lines designed to only support one core operation at a time, even though the DRAM itself does not enforce the restriction.
- Referring to Table C, it illustrates a series of transactions in which a controller has dynamically adjusted the interleave. The controller transmits the wakeup signal for the first transaction (transaction 0) over the BusCtrl line at
clock cycle 0. The controller transmits the request packet fortransaction 0 over the BusCtrl line and the BusData[8:0] lines fromclock cycle 4 toclock cycle 6 . The controller transmits column address information over the BusEnable line fromclock cycle 8 toclock cycle 10. This column address information indicates the column address of the data for the second and subsequent data packets that will be involved in the transaction. The column address of the data for the first packet is included in the request packet. Atclock cycle 10, the controller transmits the strobe signal fortransaction 0. The timing of the strobe signal indicates to the DRAM when the DRAM is to begin retrieving and sending data fortransaction 0. In response to the strobe signal, the DRAM begins to retrieve data from the specified columns atclock cycle 10, and begins sending the data over BusData[8:0] lines at clock cycle 16. The DRAM first retrieves data from the column specified in the request packet, and then from the columns specified in the column address information that is sent over the BusEnable line. The controller transmits the terminate signal fortransaction 0 over the BusCtrl line atclock cycle 15. The timing of the terminate signal indicates to the DRAM when to stop sending data fortransaction 0. In response to the terminate signal, the DRAM ceases to retrieve data after clock cycle 18, and ceases to transfer data after clock cycle 23. A total of two octbyte data packets are transmitted fortransaction 0. - The controller transmits the wakeup signal for the
transaction 1 over the BusCtrl line atclock cycle 8. The controller transmits the request packet fortransaction 1 over the BusCtrl line and the BusData[8:0] lines from clock cycle 12 to clock cycle 14. The controller transmits column address information over the BusEnable line fromclock cycle 20 to clock cycle 31. This column address information indicates the column address of the data for the second and subsequent data packets that will be involved in the transaction. The column address of the data for the first packet is included in the request packet. At clock cycle 22, the controller transmits the strobe signal fortransaction 1. The timing of the strobe signal indicates to the DRAM when the DRAM is to begin retrieving and sending data fortransaction 1. In response to the strobe signal, the DRAM begins to retrieve data from the specified columns at clock cycle 23, and begins sending the data over BusData[8:0] lines at clock cycle 28. The DRAM first retrieves data from the column specified in the request packet, and then from the columns specified in the column address information that is sent over the BusEnable line. The controller transmits the terminate signal fortransaction 1 over the BusCtrl line atclock cycle 35. The timing of the terminate signal indicates to the DRAM when to stop sending data fortransaction 1. In response to the terminate signal, the DRAM ceases to retrieve data after clock cycle 38, and ceases to transfer data after clock cycle 43. A total of four octbyte data packets are transmitted fortransaction 1. - The controller transmits the wakeup signal for the
transaction 2 over the BusCtrl line atclock cycle 20. The controller transmits the request packet fortransaction 2 over the BusCtrl line and the BusData[8:0] lines from clock cycle 24 to clock cycle 26. The controller does not transmit column address information over the BusEnable line becausetransaction 1 involves only one octbyte data packet, the column address for which is included in the request packet. At clock cycle 50, the controller transmits the strobe signal fortransaction 2. The timing of the strobe signal indicates to the DRAM when the DRAM is to begin retrieving and sending data fortransaction 2. In response to the strobe signal, the DRAM begins to retrieve data from the specified columns at clock cycle 51, and begins sending the data over BusData[8:0] lines at clock cycle 56. The controller transmits the terminate signal fortransaction 2 over the BusCtrl line at clock cycle 51. The timing of the terminate signal indicates to the DRAM when to stop sending data fortransaction 2. In response to the terminate signal, the DRAM ceases to retrieve data after clock cycle 54, and ceases to transfer data after clock cycle 59. A single octbyte data packet is transmitted fortransaction 2. - The controller transmits the wakeup signal for the
transaction 3 over the BusCtrl line at clock cycle 40. The controller transmits the request packet fortransaction 3 over the BusCtrl line and the BusData[8:0] lines fromclock cycle 44 to clock cycle 46. The “open, no-close” parameters contained within the request packet indicates to the DRAM that the DRAM must perform a precharge and sense operation prior to performing the requested data transfer. Without waiting for the strobe signal fortransaction 3, the DRAM performs the precharge operation from clock cycle 50 to clock cycle 57, and the sense operation from clock cycle 58 to clock cycle 65. After the sense operation, a RAS operation is performed from clock cycle 66 to clock cycle 73. The controller does not transmit column address information over the BusEnable line becausetransaction 3 involves only one octbyte data packet, the column address for which is included in the request packet. At clock cycle 66, the controller transmits the strobe signal fortransaction 3. The timing of the strobe signal indicates to the DRAM when the DRAM is to begin retrieving and sending data fortransaction 3. In response to the strobe signal, the DRAM begins to retrieve data from the specified columns at clock cycle 66, and begins sending the data over BusData[8:0] lines at clock cycle 72. The controller transmits the terminate signal fortransaction 3 over the BusCtrl line atclock cycle 67. The timing of the terminate signal indicates to the DRAM when to stop sending data fortransaction 3. In response to the terminate signal, the DRAM ceases to retrieve data after clock cycle 70, and ceases to transfer data after clock cycle 75. A total of one octbyte data packet is transmitted fortransaction 3. - The controller transmits the wakeup signal for the
transaction 4 over the BusCtrl line at clock cycle 48. The controller transmits the request packet fortransaction 4 over the BusCtrl line and the BusData[8:0] lines from clock cycle 52 to clock cycle 54. The controller does not transmit column address information over the BusEnable line becausetransaction 1 involves only one octbyte data packet, the column address for which is included in the request packet. At clock cycle 58, the controller transmits the strobe signal fortransaction 4. The timing of the strobe signal indicates to the DRAM when the DRAM is to begin retrieving and sending data fortransaction 4. In response to the strobe signal, the DRAM begins to retrieve data from the specified columns at clock cycle 59, and begins sending the data over BusData[8:0] lines at clock cycle 64. The controller transmits the terminate signal fortransaction 4 over the BusCtrl line at clock cycle 59. The timing of the terminate signal indicates to the DRAM when to stop sending data fortransaction 4. In response to the terminate signal, the DRAM ceases to retrieve data after clock cycle 62, and ceases to transfer data afterclock cycle 67. A single octbyte data packet is transmitted fortransaction 4. - The transactions described above illustrate how the protocol employed by the present invention enables a controller to dynamically adjust numerous parameters relating to the timing and interleave of signals on the channel. For example, each of the transactions illustrates how the controller uses strobe and terminate signals to determine the timing and size of data transfers. Thus, the size of the request packets for
transaction 1 andtransaction 3 are equal, but four times as much data is transmitted intransaction 1 as intransaction 3 because of the relative delay between the strobe and terminate signals fortransaction 1. - In addition, the controller can dynamically adjust the time between a request packet and the transmission of the data associated with the request. For example, three clock cycles elapse between the transmission of the request packet and the transmission of the strobe signal that dictates when the DRAM starts to send data for
transaction 0. In contrast, twenty-one clock cycles elapse between the transmission of the request packet fortransaction 2 and the strobe signal that dictates when the DRAM starts to send data fortransaction 2. - Because the controller is able to adjust the time between the transmission of a request packet of a transaction and the transmission of data involved in the transaction, the controller can delay the transmission of data to allow the channel to be used for other purposes prior to the transmission of data. For example, the only signals sent over the BusCtrl and BusData[8:0] lines between the request packet for
transaction 0 and the strobe fortransaction 0 is a wakeup signal fortransaction 1. Therefore, the strobe signal fortransaction 0 is sent three clock cycles after the request packet fortransaction 0. In contrast, the signals sent over the BusCtrl and BusData[8:0] lines between the request packet fortransaction 2 and the strobe signal fortransaction 2 include the data fortransaction 1, the terminate signal fortransaction 1, the wakeup signal fortransaction 3, the request packet fortransaction 3 and the wakeup signal fortransaction 4. To allow all of this information to be sent before the data fortransaction 3, the strobe signal fortransaction 3 is not sent until 24 clock cycles after the request packet fortransaction 3. - The transactions illustrated in Table C also illustrate that the protocol of the present invention enables a controller to alter the retirement order of transactions. In a typical DRAM system, transactions are serviced in the same order in which they are requested. However, the protocol of the present invention enables a controller to retire transactions out of order. In the example illustrated in Table C, the request packet for
transaction 3 is transmitted atclock cycle 44 and the request packet fortransaction 4 is transmitted 8 clock cycles later at clock cycle 52. However, the strobe to start the data transfer fortransaction 4 is transmitted at clock cycle 58, while the strobe to start the data transfer fortransaction 3 is not transmitted until cluck cycle 66. Consequently,transaction 4 is completely retired before the transmission of the data involved intransaction 3 even begins. - The transactions illustrated in Table C also illustrate that the protocol of the present invention enables a controller to adjust the int6rleave in a manner that causes the number of transactions outstanding on the channel to vary over time. For example, at
clock cycle 15, two transactions have been requested and none have been completed. Thus, two requests are outstanding. At clock cycle 55, five transactions have been requested and two have been completed. Thus, three requests are outstanding. - As explained above, the protocol of the present invention enables a controller to dynamically adjust (1) the time at which data is sent relative to the time at which it is requested, (2) the retirement order of transactions, and (3) the number of outstanding requests. In addition, the protocol enables a controller to dictate the core operations to be performed by the DRAM, and the sequence in which the DRAM is to perform the core operations. The enhanced channel control bestowed by the protocol gives the controller the flexibility necessary to maximize the channel usage, allowing any given set of data transactions to be completed within a shorter period of time.
- In the foregoing specification, the invention has been described with reference to specific embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the invention. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.
- This table contains a transaction template that shows the information that is communicated over a channel and the internal DRAM core states that occur during a series of transactions.
- Timing information proceeds down the template, with each horizontal row representing a clock cycle or two bus samples. Each row represents 4 ns at 500 MHz or 3.75 ns at 533 MHz.
- The first column, labeled clock cycles, represents the time in clock cycles since the beginning of this template.
- The 2nd column labeled BE, is the state of the BusEnable pin during that clock cycle. BusEnable is only used to send serial addresses to the RDRAM.
- The 3rd column labeled BC, is the state of the BusCtrl pin during that clock cycle. BusCtrl is used to send request packets, strobe, terminate and wakeup information. During a request packet, this fields identifies the request number, so requests and data can be tracked, the request type, and the value of the Pend field for that transaction. For wakeup, strobes, and terminates it also indicates which transaction is being started, strobed and terminated, by the value carried with it, i.e. (strobe 0).
- The 4th column, labeled BD[8:0], is the state of the BusData wires during that clock cycle. During the data packet it indicates the transaction number and the octbyte being sent or received. During request packets it indicates the state of the control bits Open and Close. These bits are used to tell the RDRAM what core operations to perform. The state that is assumed for the bank being accessed and the addressed bank is also included in the last field of a request packet.
- 1.5 DRAM internal state columns
- The 5th through 9th Columns represent the activity in an RDRAM labeled 0, with the 5th column being it's CAS activity, and the next four being the activity or state of each of the 4 banks (Bank[0:3]). The 10th through 14th Columns represent the activity in any other RDRAM, labeled 1, with the 10th column being it's CAS activity, and the next four being the activity or state of each of the 4 banks (Bank[0:3]).
- The column encodings consist of two numbers. The first is the request number. The second is the octbyte number.
- 1.7 Bank[0:3] encodings.
- These columns include a symbol that represents an operation and the number of the transaction that caused the operation. The meaning of the symbols is given in the table below.
-
TABLE B Symbol Name Meaning Length p Precharge Precharge is the closing of a page 8 Clocks (deassertion of RAS) and can be caused by closing at the end of a transaction, or opening a page that has not previously been precharged. s Sense Sense is the operation of loading 8 Clocks the sense amps to prepare for a CAS and is caused by a command with Open required. r RAS RAS always follows the sense, and is 8 Clocks needed to insure that the minimum RAS low time of the core is met. Non-interleaved precharged 4 oct 1 bank RWWRR Clk 0 Bank 1 Bank Cyc BE BC BD[8:0] Col 0 1 2 3 Col 0 1 2 3 0 — wakeup 0 — — — — — — — — — — — 1 — — — — — — — — — — — — — 2 — — — — — — — — — — — — — 3 — — — — — — — — — — — — — 4 — req 0 open — — — — — — — — — — 5 — read close — — — — — — — — — — 6 — pend 0 precharged 0 — — — — — — — — — — 7 — — — — — — — — — — — — — 8 — — — — — — — — — — — — — 9 — — — — — — — — — — — — — 10 — — — — s0 — — — — — — — — 11 — — — — s0 — — — — — — — — 12 — — — — s0 — — — — — — — — 13 — — — — s0 — — — — — — — — 14 — — — — s0 — — — — — — — — 15 0 1 — — — s0 — — — — — — — — 16 0 1 — — — s0 — — — — — — — — 17 0 1 strobe 0 — — s0 — — — — — — — — 18 0 1 — — 0 0 r0 — — — — — — — — 19 0 2 — — 0 0 r0 — — — — — — — — 20 0 2 — — 0 0 r0 — — — — — — — — 21 0 2 — — 0 0 r0 — — — — — — — — 22 0 2 — turn 0 1 r0 — — — — — — — — 23 0 3 — data 0 0 0 1 r0 — — — — — — — — 24 0 3 — data 0 0 0 1 r0 — — — — — — — — 25 0 3 — data 0 0 0 1 r0 — — — — — — — — 26 0 3 — data 0 0 0 2 — — — — — — — — — 27 — — data 0 1 0 2 — — — — — — — — — 28 — — data 0 1 0 2 — — — — — — — — — 29 — — data 0 1 0 2 — — — — — — — — — 30 — term 0 data 0 1 0 3 — — — — — — — — — 31 — — data 0 2 0 3 — — — — — — — — — 32 — — data 0 2 0 3 — — — — — — — — — 33 — — data 0 2 0 3 — — — — — — — — — 34 — — data 0 2 — — — — — — — — — — 35 — wakeup 1 data 0 3 — p0 — — — — — — — — 36 — — data 0 3 — p0 — — — — — — — — 37 — — data 0 3 — p0 — — — — — — — — 38 — — data 0 3 — p0 — — — — — — — — 39 — req 1 open — p0 — — — — — — — — 40 — write close — p0 — — — — — — — — 41 — pend 0 precharged 0 — p0 — — — — — — — — 42 — — — — p0 — — — — — — — — 43 — — — — — — — — — — — — — 44 1 1 — — — — — — — — — — — — 45 1 1 — — — s1 — — — — — — — — 46 1 1 — — — s1 — — — — — — — — 47 1 1 strobe 1 — — s1 — — — — — — — — 48 1 2 — data 1 0 — s1 — — — — — — — — 49 1 2 — data 1 0 — s1 — — — — — — — — 50 1 2 — data 1 0 — s1 — — — — — — — — 51 1 2 — data 1 0 — s1 — — — — — — — — 52 1 3 — data 1 1 — s1 — — — — — — — — 53 1 3 — data 1 1 1 0 r1 — — — — — — — — 54 1 3 — data 1 1 1 0 r1 — — — — — — — — 55 1 3 — data 1 1 1 0 r1 — — — — — — — — 56 — — data 1 2 1 0 r1 — — — — — — — — 57 — — data 1 2 1 1 r1 — — — — — — — — 58 — — data 1 2 1 1 r1 — — — — — — — — 59 — — data 1 2 1 1 r1 — — — — — — — — 60 — term 1 data 1 3 1 1 r1 — — — — — — — — 61 — — data 1 3 1 2 — — — — — — — — — 62 — — data 1 3 1 2 — — — — — — — — — 63 — — data 1 3 1 2 — — — — — — — — — 64 — — — 1 2 — — — — — — — — — 65 — — — 1 3 — — — — — — — — — 66 — — — 1 3 — — — — — — — — — 67 — wakeup 2 — 1 3 — — — — — — — — — 68 — — — 1 3 — — — — — — — — — 69 — — — — p1 — — — — — — — — 70 — — — — p1 — — — — — — — — 71 — req 2 open — p1 — — — — — — — — 72 — write close — p1 — — — — — — — — 73 — pend 0 precharged 0 — p1 — — — — — — — — 74 — — — — p1 — — — — — — — — 75 — — — — p1 — — — — — — — — 76 2 1 — — — p1 — — — — — — — — 77 2 1 — — — s2 — — — — — — — — 78 2 1 — — — s2 — — — — — — — — 79 2 1 strobe 2 — — s2 — — — — — — — — 80 2 2 — data 2 0 — s2 — — — — — — — — 81 2 2 — data 2 0 — s2 — — — — — — — — 82 2 2 — data 2 0 — s2 — — — — — — — — 83 2 2 — data 2 0 — s2 — — — — — — — — 84 2 3 — data 2 1 — s2 — — — — — — — — 85 2 3 — data 2 1 2 0 r2 — — — — — — — — 86 2 3 — data 2 1 2 0 r2 — — — — — — — — 87 2 3 — data 2 1 2 0 r2 — — — — — — — — 88 — — data 2 2 2 0 r2 — — — — — — — — 89 — — data 2 2 2 1 r2 — — — — — — — — 90 — — data 2 2 2 1 r2 — — — — — — — — 91 — — data 2 2 2 1 r2 — — — — — — — — 92 — term 2 data 2 3 2 1 r2 — — — — — — — — 93 — — data 2 3 2 2 — — — — — — — — — 94 — — data 2 3 2 2 — — — — — — — — — 95 — — data 2 3 2 2 — — — — — — — — — 96 — — — 2 2 — — — — — — — — — 97 — — — 2 3 — — — — — — — — — 98 — — — 2 3 — — — — — — — — — 99 — wakeup 3 — 2 3 — — — — — — — — — 100 — — — 2 3 — — — — — — — — — 101 — — — — p2 — — — — — — — — 102 — — — — p2 — — — — — — — — 103 — req 3 open — p2 — — — — — — — — 104 — read close — p2 — — — — — — — — 105 — pend 0 precharged 0 — p2 — — — — — — — — 106 — — — — p2 — — — — — — — — 107 — — — — p2 — — — — — — — — 108 — — — — p2 — — — — — — — — 109 — — — — s3 — — — — — — — — 110 — — — — s3 — — — — — — — — 111 — — — — s3 — — — — — — — — 112 — — — — s3 — — — — — — — — 113 — — — — s3 — — — — — — — — 114 3 1 — — — s3 — — — — — — — — 115 3 1 — — — s3 — — — — — — — — 116 3 1 strobe 3 — — s3 — — — — — — — — 117 3 1 — — 3 0 r3 — — — — — — — — 118 3 2 — — 3 0 r3 — — — — — — — — 119 3 2 — — 3 0 r3 — — — — — — — — 120 3 2 — — 3 0 r3 — — — — — — — — 121 3 2 — turn 3 1 r3 — — — — — — — — 122 3 3 — data 3 0 3 1 r3 — — — — — — — — 123 3 3 — data 3 0 3 1 r3 — — — — — — — — 124 3 3 — data 3 0 3 1 r3 — — — — — — — — 125 3 3 — data 3 0 3 2 — — — — — — — — — 126 — — data 3 1 3 2 — — — — — — — — — 127 — — data 3 1 3 2 — — — — — — — — — 128 — — data 3 1 3 2 — — — — — — — — — 129 — term 3 data 3 1 3 3 — — — — — — — — — 130 — — data 3 2 3 3 — — — — — — — — — 131 — — data 3 2 3 3 — — — — — — — — — 132 — — data 3 2 3 3 — — — — — — — — — 133 — — data 3 2 — — — — — — — — — — 134 — wakeup 4 data 3 3 — p3 — — — — — — — — 135 — — data 3 3 — p3 — — — — — — — — 136 — — data 3 3 — p3 — — — — — — — — 137 — — data 3 3 — p3 — — — — — — — — 138 — req 4 open — p3 — — — — — — — — 139 — read close — p3 — — — — — — — — 140 — pend 0 precharged 0 — p3 — — — — — — — — 141 — — — — p3 — — — — — — — — 142 — — — — — — — — — — — — — 143 — — — — — — — — — — — — — 144 — — — — s4 — — — — — — — — 145 — — — — s4 — — — — — — — — 146 — — — — s4 — — — — — — — — 147 — — — — s4 — — — — — — — — 148 — — — — s4 — — — — — — — — 149 4 1 — — — s4 — — — — — — — — 150 4 1 — — — s4 — — — — — — — — 151 4 1 strobe 4 — — s4 — — — — — — — — 152 4 1 — — 4 0 r4 — — — — — — — — 153 4 2 — — 4 0 r4 — — — — — — — — 154 4 2 — — 4 0 r4 — — — — — — — — 155 4 2 — — 4 0 r4 — — — — — — — — 156 4 2 — turn 4 1 r4 — — — — — — — — 157 4 3 — data 4 0 4 1 r4 — — — — — — — — 158 4 3 — data 4 0 4 1 r4 — — — — — — — — 159 4 3 — data 4 0 4 1 r4 — — — — — — — — 160 4 3 — data 4 0 4 2 — — — — — — — — — 161 — — data 4 1 4 2 — — — — — — — — — 162 — — data 4 1 4 2 — — — — — — — — — 163 — — data 4 1 4 2 — — — — — — — — — 164 — term 4 data 4 1 4 3 — — — — — — — — — 165 — — data 4 2 4 3 — — — — — — — — — 166 — — data 4 2 4 3 — — — — — — — — — 167 — — data 4 2 4 3 — — — — — — — — — 168 — — data 4 2 — — — — — — — — — — 169 — — data 4 3 — p4 — — — — — — — — 170 — — data 4 3 — p4 — — — — — — — — 171 — — data 4 3 — p4 — — — — — — — — 172 — — data 4 3 — p4 — — — — — — — — 173 — — — — p4 — — — — — — — — 174 — — — — p4 — — — — — — — — 175 — — — — p4 — — — — — — — — 176 — — — — p4 — — — — — — — — - This table contains a transaction template that shows the information that is communicated over a channel and the internal DRAM core states that occur during a series of transactions.
- Timing information proceeds down the template, with each horizontal row representing a clock cycle or two bus samples. Each row represents 4 ns at 500 MHz or 3.75 ns at 533 MHz.
- The first column, labeled clock cycles, represents the time in clock cycles since the beginning of this template.
- The 2nd column labeled BE, is the state of the BusEnable pin during that clock cycle. BusEnable is only used to send serial addresses to the RDRAM.
- The 3rd column labeled BC, is the state of the BusCtrl pin during that clock cycle. BusCtrl is used to send request packets, strobe, terminate and wakeup information. During a request packet, this fields identifies the request number, so requests and data can be tracked, the request type, and the value of the Pend field for that transaction. For wakeup, strobes, and terminates it also indicates which transaction is being started, strobed and terminated, by the value carried with it, i.e. (strobe 0).
- The 4th column, labeled BD[8:0], is the state of the BusData wires during that clock cycle. During the data packet it indicates the transaction number and the octbyte being sent or received. During request packets it indicates the state of the control bits Open and Close. These bits are used to tell the RDRAM what core operations to perform. The state that is assumed for the bank being accessed and the addressed bank is also included in the last field of a request packet.
- The 5th through 9th Columns represent the activity in an RDRAM labeled 0, with the 5th column being it's CAS activity, and the next four being the activity or state of each of the 4 banks (Bank[0:3]). The 10th through 14th Columns represent the activity in any other RDRAM, labeled 1, with the 10th column being it's CAS activity, and the next four being the activity or state of each of the 4 banks (Bank[0:3]).
- The column encodings consist of two numbers. The first is the request number. The second is the octbyte number.
- These columns include a symbol that represents an operation and the number of the transaction that caused the operation. The meaning of the symbols is given in the table below.
-
TABLE C Symbol Name Meaning Length p Precharge Precharge is the closing of a page 8 Clocks (deassertion of RAS) and can be caused by closing at the end of a transaction, or opening a page that has not previously been precharged. s Sense Sense is the operation of loading 8 Clocks the sense amps to prepare for a CAS and is caused by a command with Open required. r RAS RAS always follows the sense, and is 8 Clocks needed to insure that the minimum RAS low time of the core is met. Interleaved precharge 4 oct 2 bank 1 RDRAM RWWRWWRRR Clk 0 Bank 1 Bank Cyc BE BC BD[8:0] Col 0 1 2 3 Col 0 1 2 3 0 — wakeup 0 — — — — — — — — — — — 1 — — — — — — — — — — — — — 2 — — — — — — — — — — — — — 3 — — — — — — — — — — — — — 4 — req 0 open — — — — — — — — — — 5 — read close — — — — — — — — — — 6 — pend 1 precharged 0 — — — — — — — — — — 7 — — — — — — — — — — — — — 8 — — — — — — — — — — — — — 9 — — — — — — — — — — — — — 10 — — — — s0 — — — — — — — — 11 — — — — s0 — — — — — — — — 12 — — — — s0 — — — — — — — — 13 — — — — s0 — — — — — — — — 14 — — — — s0 — — — — — — — — 15 — — — — s0 — — — — — — — — 16 — — — — s0 — — — — — — — — 17 — — — — s0 — — — — — — — — 18 — — — 0 0 r0 — — — — — — — — 19 — — — 0 0 r0 — — — — — — — — 20 0 1 wakeup 1 — 0 0 r0 — — — — — — — — 21 0 1 — — 0 0 r0 — — — — — — — — 22 0 1 strobe 0 — 0 0 r0 — — — — — — — — 23 0 1 — — 0 0 r0 — — — — — — — — 24 0 2 req 1 open 0 0 r0 — — — — — — — — 25 0 2 write close 0 0 r0 — — — — — — — — 26 0 2 pend 2 precharged 1 0 0 — — — — — — — — — 27 0 2 — turn 0 1 — — — — — — — — — 28 0 3 — data 0 0 0 1 — — — — — — — — — 29 0 3 — data 0 0 0 1 — — — — — — — — — 30 0 3 — data 0 0 0 1 — s1 — — — — — — — 31 0 3 — data 0 0 0 2 — s1 — — — — — — — 32 — — data 0 1 0 2 — s1 — — — — — — — 33 — — data 0 1 0 2 — s1 — — — — — — — 34 — — data 0 1 0 2 — s1 — — — — — — — 35 — term 0 data 0 1 0 3 — s1 — — — — — — — 36 — — data 0 2 0 3 — s1 — — — — — — — 37 — — data 0 2 0 3 — s1 — — — — — — — 38 — — data 0 2 0 3 — r1 — — — — — — — 39 — — data 0 2 — — r1 — — — — — — — 40 — wakeup 2 data 0 3 — p0 r1 — — — — — — — 41 — — data 0 3 — p0 r1 — — — — — — — 42 — — data 0 3 — p0 r1 — — — — — — — 43 — — data 0 3 — p0 r1 — — — — — — — 44 1 1 req 2 open — p0 r1 — — — — — — — 45 1 1 write close — p0 r1 — — — — — — — 46 1 1 pend 2 precharged 0 — p0 — — — — — — — — 47 1 1 strobe 1 — — p0 — — — — — — — — 48 1 2 — data 1 0 — — — — — — — — — — 49 1 2 — data 1 0 — — — — — — — — — — 50 1 2 — data 1 0 — s2 — — — — — — — — 51 1 2 — data 1 0 — s2 — — — — — — — — 52 1 3 — data 1 1 — s2 — — — — — — — — 53 1 3 — data 1 1 1 0 s2 — — — — — — — — 54 1 3 — data 1 1 1 0 s2 — — — — — — — — 55 1 3 — data 1 1 1 0 s2 — — — — — — — — 56 — — data 1 2 1 0 s2 — — — — — — — — 57 — — data 1 2 1 1 s2 — — — — — — — — 58 — — data 1 2 1 1 r2 — — — — — — — — 59 — — data 1 2 1 1 r2 — — — — — — — — 60 — term 1 data 1 3 1 1 r2 — — — — — — — — 61 — — data 1 3 1 2 r2 — — — — — — — — 62 — — data 1 3 1 2 r2 — — — — — — — — 63 — — data 1 3 1 2 r2 — — — — — — — — 64 2 1 req 3 open 1 2 r2 — — — — — — — — 65 2 1 read close 1 3 r2 — — — — — — — — 66 2 1 pend 3 precharged 1 1 3 — — — — — — — — — 67 2 1 strobe 2 — 1 3 — — — — — — — — — 68 2 2 — data 2 0 1 3 — — — — — — — — — 69 2 2 — data 2 0 — — p1 — — — — — — — 70 2 2 — data 2 0 — — p1 — — — — — — — 71 2 2 — data 2 0 — — p1 — — — — — — — 72 2 3 — data 2 1 — — p1 — — — — — — — 73 2 3 — data 2 1 2 0 — p1 — — — — — — — 74 2 3 — data 2 1 2 0 — p1 — — — — — — — 75 2 3 — data 2 1 2 0 — p1 — — — — — — — 76 — — data 2 2 2 0 — p1 — — — — — — — 77 — — data 2 2 2 1 — — — — — — — — — 78 — — data 2 2 2 1 — s3 — — — — — — — 79 — — data 2 2 2 1 — s3 — — — — — — — 80 — term 2 data 2 3 2 1 — s3 — — — — — — — 81 — — data 2 3 2 2 — s3 — — — — — — — 82 — — data 2 3 2 2 — s3 — — — — — — — 83 — — data 2 3 2 2 — s3 — — — — — — — 84 — — — 2 2 — s3 — — — — — — — 85 — — — 2 3 — s3 — — — — — — — 86 — — — 2 3 — r3 — — — — — — — 87 — — — 2 3 — r3 — — — — — — — 88 3 1 wakeup 4 — 2 3 — r3 — — — — — — — 89 3 1 — — 3 0 p2 r3 — — — — — — — 90 3 1 strobe 3 — 3 0 p2 r3 — — — — — — — 91 3 1 — — 3 0 p2 r3 — — — — — — — 92 3 2 req 4 open 3 0 p2 r3 — — — — — — — 93 3 2 write close 3 0 p2 r3 — — — — — — — 94 3 2 pend 2 precharged 0 3 0 p2 — — — — — — — — 95 3 2 — turn 3 1 p2 — — — — — — — — 96 3 3 — data 3 0 3 1 p2 — — — — — — — — 97 3 3 — data 3 0 3 1 — — — — — — — — — 98 3 3 — data 3 0 3 1 s4 — — — — — — — — 99 3 3 — data 3 0 3 2 s4 — — — — — — — — 100 — — data 3 1 3 2 s4 — — — — — — — — 101 — — data 3 1 3 2 s4 — — — — — — — — 102 — — data 3 1 3 2 s4 — — — — — — — — 103 — term 3 data 3 1 3 3 s4 — — — — — — — — 104 — — data 3 2 3 3 s4 — — — — — — — — 105 — — data 3 2 3 3 s4 — — — — — — — — 106 — — data 3 2 3 3 r4 — — — — — — — — 107 — — data 3 2 — r4 — — — — — — — — 108 — — data 3 3 — r4 p3 — — — — — — — 109 — wakeup 5 data 3 3 — r4 p3 — — — — — — — 110 — — data 3 3 — r4 p3 — — — — — — — 111 — — data 3 3 — r4 p3 — — — — — — — 112 4 1 req 5 open — r4 p3 — — — — — — — 113 4 1 write close — r4 p3 — — — — — — — 114 4 1 pend 2 precharged 1 — — p3 — — — — — — — 115 4 1 strobe 4 — — — p3 — — — — — — — 116 4 2 — data 4 0 — — — — — — — — — — 117 4 2 — data 4 0 — — — — — — — — — — 118 4 2 — data 4 0 — — s5 — — — — — — — 119 4 2 — data 4 0 — — s5 — — — — — — — 120 4 3 — data 4 1 — — s5 — — — — — — — 121 4 3 — data 4 1 4 0 — s5 — — — — — — — 122 4 3 — data 4 1 4 0 — s5 — — — — — — — 123 4 3 — data 4 1 4 0 — s5 — — — — — — — 124 — — data 4 2 4 0 — s5 — — — — — — — 125 — — data 4 2 4 1 — s5 — — — — — — — 126 — — data 4 2 4 1 — r5 — — — — — — — 127 — — data 4 2 4 1 — r5 — — — — — — — 128 — term 4 data 4 3 4 1 — r5 — — — — — — — 129 — — data 4 3 4 2 — r5 — — — — — — — 130 — — data 4 3 4 2 — r5 — — — — — — — 131 — — data 4 3 4 2 — r5 — — — — — — — 132 5 1 req 6 open 4 2 — r5 — — — — — — — 133 5 1 read close 4 3 — r5 — — — — — — — 134 5 1 pend 3 precharged 0 4 3 — — — — — — — — — 135 5 1 strobe 5 — 4 3 — — — — — — — — — 136 5 2 — data 5 0 4 3 — — — — — — — — — 137 5 2 — data 5 0 — p4 — — — — — — — — 138 5 2 — data 5 0 — p4 — — — — — — — — 139 5 2 — data 5 0 — p4 — — — — — — — — 140 5 3 — data 5 1 — p4 — — — — — — — — 141 5 3 — data 5 1 5 0 p4 — — — — — — — — 142 5 3 — data 5 1 5 0 p4 — — — — — — — — 143 5 3 — data 5 1 5 0 p4 — — — — — — — — 144 — — data 5 2 5 0 p4 — — — — — — — — 145 — — data 5 2 5 1 — — — — — — — — — 146 — — data 5 2 5 1 s6 — — — — — — — — 147 — — data 5 2 5 1 s6 — — — — — — — — 148 — term 5 data 5 3 5 1 s6 — — — — — — — — 149 — — data 5 3 5 2 s6 — — — — — — — — 150 — — data 5 3 5 2 s6 — — — — — — — — 151 — — data 5 3 5 2 s6 — — — — — — — — 152 — — — 5 2 s6 — — — — — — — — 153 — — — 5 3 s6 — — — — — — — — 154 — — — 5 3 r6 — — — — — — — — 155 — — — 5 3 r6 — — — — — — — — 156 6 1 wakeup 7 — 5 3 r6 — — — — — — — — 157 6 1 — — 6 0 r6 p5 — — — — — — — 158 6 1 strobe 6 — 6 0 r6 p5 — — — — — — — 159 6 1 — — 6 0 r6 p5 — — — — — — — 160 6 2 req 7 open 6 0 r6 p5 — — — — — — — 161 6 2 read close 6 0 r6 p5 — — — — — — — 162 6 2 pend 2 precharged 1 6 0 — p5 — — — — — — — 163 6 2 — turn 6 1 — p5 — — — — — — — 164 6 3 — data 6 0 6 1 — p5 — — — — — — — 165 6 3 — data 6 0 6 1 — — — — — — — — — 166 6 3 — data 6 0 6 1 — s7 — — — — — — — 167 6 3 — data 6 0 6 2 — s7 — — — — — — — 168 — — data 6 1 6 2 — s7 — — — — — — — 169 — — data 6 1 6 2 — s7 — — — — — — — 170 — — data 6 1 6 2 — s7 — — — — — — — 171 — term 6 data 6 1 6 3 — s7 — — — — — — — 172 — — data 6 2 6 3 — s7 — — — — — — — 173 — — data 6 2 6 3 — s7 — — — — — — — 174 — — data 6 2 7 0 — r7 — — — — — — — 175 — — data 6 2 7 0 — r7 — — — — — — — 176 — — data 6 3 7 0 p6 r7 — — — — — — — 177 — — data 6 3 7 0 p6 r7 — — — — — — — 178 — — data 6 3 7 0 p6 r7 — — — — — — — 179 — — data 6 3 7 0 p6 r7 — — — — — — — 180 — — — 7 0 p6 r7 — — — — — — — 181 — — — 7 0 p6 r7 — — — — — — — 182 — — — 7 0 p6 — — — — — — — — 183 — — — 7 0 p6 — — — — — — — — 184 7 1 wakeup 8 — 7 0 — — — — — — — — — 185 7 1 — — 7 0 — — — — — — — — — 186 7 1 strobe 7 — 7 0 — — — — — — — — — 187 7 1 — — 7 0 — — — — — — — — — 188 7 2 req 8 open 7 0 — — — — — — — — — 189 7 2 read close 7 0 — — — — — — — — — 190 7 2 pend 2 precharged 0 7 0 — — — — — — — — — 191 7 2 — turn 7 1 — — — — — — — — — 192 7 3 — data 7 0 7 1 — — — — — — — — — 193 7 3 — data 7 0 7 1 — — — — — — — — — 194 7 3 — data 7 0 7 1 s8 — — — — — — — — 195 7 3 — data 7 0 7 2 s8 — — — — — — — — 196 — — data 7 1 7 2 s8 — — — — — — — — 197 — — data 7 1 7 2 s8 — — — — — — — — 198 — — data 7 1 7 2 s8 — — — — — — — — 199 — term 7 data 7 1 7 3 s8 — — — — — — — — 200 — — data 7 2 7 3 s8 — — — — — — — — 201 — — data 7 2 7 3 s8 — — — — — — — — 202 — — data 7 2 8 0 r8 — — — — — — — — 203 — — data 7 2 8 0 r8 — — — — — — — — 204 8 1 wakeup 9 data 7 3 8 0 r8 p7 — — — — — — — 205 8 1 — data 7 3 8 0 r8 p7 — — — — — — — 206 8 1 strobe 8 data 7 3 8 0 r8 p7 — — — — — — — 207 8 1 — data 7 3 8 0 r8 p7 — — — — — — — 208 8 2 — — 8 0 r8 p7 — — — — — — — 209 8 2 — — 8 0 r8 p7 — — — — — — — 210 8 2 — — 8 0 — p7 — — — — — — — 211 8 2 — turn 8 1 — p7 — — — — — — — 212 8 3 — data 8 0 8 1 — — — — — — — — — 213 8 3 — data 8 0 8 1 — — — — — — — — — 214 8 3 — data 8 0 8 1 — — — — — — — — — 215 8 3 — data 8 0 8 2 — — — — — — — — — 216 — — data 8 1 8 2 — — — — — — — — — 217 — — data 8 1 8 2 — — — — — — — — — 218 — — data 8 1 8 2 — — — — — — — — — 219 — term 8 data 8 1 8 3 — — — — — — — — — 220 — — data 8 2 8 3 — — — — — — — — — 221 — — data 8 2 8 3 — — — — — — — — — 222 — — data 8 2 8 3 — — — — — — — — — 223 — — data 8 2 — — — — — — — — — — 224 — — data 8 3 — p8 — — — — — — — — 225 — — data 8 3 — p8 — — — — — — — — 226 — — data 8 3 — p8 — — — — — — — — 227 — — data 8 3 — p8 — — — — — — — — 228 — — — — p8 — — — — — — — — 229 — — — — p8 — — — — — — — — 230 — — — — p8 — — — — — — — — 231 — — — — p8 — — — — — — — — - This table contains a transaction template that shows the information that is communicated over a channel and the internal DRAM core states that occur during a series of transactions.
- Timing information proceeds down the template, with each horizontal row representing a clock cycle or two bus samples. Each row represents 4 ns at 500 MHz or 3.75 ns at 533 MHz.
- The first column, labeled clock cycles, represents the time in clock cycles since the beginning of this template.
- The 2nd column labeled BE, is the state of the BusEnable pin during that clock cycle. BusEnable is only used to send serial addresses to the RDRAM.
- The 3rd column labeled BC, is the state of the BusCtrl pin during that clock cycle. BusCtrl is used to send request packets, strobe, terminate and wakeup information. During a request packet, this fields identifies the request number, so requests and data can be tracked, the request type, and the value of the Pend field for that transaction. For wakeup, strobes, and terminates it also indicates which transaction is being started, strobed and terminated, by the value carried with it, i.e. (strobe 0).
- The 4th column, labeled BD[8:0], is the state of the BusData wires during that clock cycle. During the data packet it indicates the transaction number and the octbyte being sent or received. During request packets it indicates the state of the control bits
- Open and Close. These bits are used to tell the RDRAM what core operations to perform. The state that is assumed for the bank being accessed and the addressed bank is also included in the last field of a request packet.
- The 5th through 9th Columns represent the activity in an RDRAM labeled 0, with the 5th column being it's CAS activity, and the next four being the activity or state of each of the 4 banks (Bank[0:3]). The 10th through 14th Columns represent the activity in any other RDRAM, labeled 1, with the 10th column being it's CAS activity, and the next four being the activity or state of each of the 4 banks (Bank[0:3]).
- The column encodings consist of two numbers. The first is the request number. The second is the octbyte number.
- These columns include a symbol that represents an operation and the number of the transaction that caused the operation. The meaning of the symbols is given in the table below.
-
Symbol Name Meaning Length p Precharge Precharge is the closing of a page 8 Clocks (deassertion of RAS) and can be caused by closing at the end of a transaction, or opening a page that has not previously been precharged. s Sense Sense is the operation of loading 8 Clocks the sense amps to prepare for a CAS and is caused by a command with Open required. r RAS RAS always follows the sense, and is 8 Clocks needed to insure that the minimum RAS low time of the core is met. Vary data size, retirement order, outstanding requests, data time Clk 0 Bank 1 Bank Cyc BE BC BD[8:0] Col 0 1 2 3 Col 0 1 2 3 0 — wakeup 0 — — — — — — — — — — — 1 — — — — — — — — — — — — — 2 — — — — — — — — — — — — — 3 — — — — — — — — — — — — — 4 — req 0 no-open — — — — — — — — — — 5 — read no-close — — — — — — — — — — 6 — pend 1 sensed 0 — — — — — — — — — — 7 — — — — — — — — — — — — — 8 0 1 wakeup 1 — — — — — — — — — — — 9 0 1 — — — — — — — — — — — — 10 0 1 strobe 0 — — — — — — — — — — — 11 0 1 — — 0 0 — — — — — — — — — 12 — req 1 no-open 0 0 — — — — — — — — — 13 — read no-close 0 0 — — — — — — — — — 14 — pend 2 sensed 0 0 0 — — — — — — — — — 15 — term 0 turn 0 1 — — — — — — — — — 16 — — data 0 0 0 1 — — — — — — — — — 17 — — data 0 0 0 1 — — — — — — — — — 18 — — data 0 0 0 1 — — — — — — — — — 19 — — data 0 0 — — — — — — — — — — 20 1 1 wakeup 2 data 0 1 — — — — — — — — — — 21 1 1 — data 0 1 — — — — — — — — — — 22 1 1 strobe 1 data 0 1 — — — — — — — — — — 23 1 1 — data 0 1 1 0 — — — — — — — — — 24 1 2 req 2 no-open 1 0 — — — — — — — — — 25 1 2 rend no-close 1 0 — — — — — — — — — 26 1 2 pend 3 sensed 0 1 0 — — — — — — — — — 27 1 2 — turn 1 1 — — — — — — — — — 28 1 3 — data 1 0 1 1 — — — — — — — — — 29 1 3 — data 1 0 1 1 — — — — — — — — — 30 1 3 — data 1 0 1 1 — — — — — — — — — 31 1 3 — data 1 0 1 2 — — — — — — — — — 32 — — data 1 1 1 2 — — — — — — — — — 33 — — data 1 1 1 2 — — — — — — — — — 34 — — data 1 1 1 2 — — — — — — — — — 35 — term 1 data 1 1 1 3 — — — — — — — — — 36 — — data 1 2 1 3 — — — — — — — — — 37 — — data 1 2 1 3 — — — — — — — — — 38 — — data 1 2 1 3 — — — — — — — — — 39 — — data 1 2 — — — — — — — — — — 40 — wakeup 3 data 1 3 — — — — — — — — — — 41 — — data 1 3 — — — — — — — — — — 42 — — data 1 3 — — — — — — — — — — 43 — — data 1 3 — — — — — — — — — — 44 — req 3 open — — — — — — — — — — 45 — read no-close — — — — — — — — — — 46 — pend 5 sensed 0 — — — — — — — — — — 47 — — — — — — — — — — — — — 48 — wakeup 4 — — — — — — — — — — — 49 — — — — — — — — — — — — — 50 — strobe 2 — — p3 — — — — — — — — 51 — term 2 — 2 0 p3 — — — — — — — — 52 — req 4 no-open 2 0 p3 — — — — — — — — 53 — read no-close 2 0 p3 — — — — — — — — 54 — pend 0 sensed 0 2 0 p3 — — — — — — — — 55 — — turn — p3 — — — — — — — — 56 — — data 2 0 — p3 — — — — — — — — 57 — — data 2 0 — p3 — — — — — — — — 58 — strobe 4 data 2 0 — s3 — — — — — — — — 59 — term 4 data 2 0 — s3 — — — 4 0 — — — — 60 — — — — s3 — — — 4 0 — — — — 61 — — — — s3 — — — 4 0 — — — — 62 — — — — s3 — — — 4 0 — — — — 63 — — turn — s3 — — — — — — — — 64 — — data 4 0 — s3 — — — — — — — — 65 — — data 4 0 — s3 — — — — — — — — 66 — strobe 3 data 4 0 3 0 r3 — — — — — — — — 67 — term 3 data 4 0 3 0 r3 — — — — — — — — 68 — — — 3 0 r3 — — — — — — — — 69 — — — 3 0 r3 — — — — — — — — 70 — — — 3 0 r3 — — — — — — — — 71 — — turn — r3 — — — — — — — — 72 — — data 3 0 — r3 — — — — — — — — 73 — — data 3 0 — r3 — — — — — — — — 74 — — data 3 0 — — — — — — — — — — 75 — — data 3 0 — — — — — — — — — —
Claims (25)
1. An integrated circuit device comprising:
an interface to transmit to a dynamic random access memory (DRAM):
a first code to indicate that data is to be written to the DRAM, wherein the first code is registered by the DRAM on one or more edges of an external clock signal received by the DRAM;
after a delay, a strobe signal specifying one or more discrete points in time synchronous with the external clock signal at which the data is registered by the DRAM; and
the data.
2. The integrated circuit device of claim 1 wherein the data comprises a plurality of bits transmitted consecutively at different times, wherein the plurality of bits are registered by an interface of the DRAM at the one or more discrete points in time and synchronous with the external clock signal.
3. The integrated circuit device of claim 2 wherein the interface transmits a second code to the DRAM, the second code to indicate whether the DRAM is to perform a precharge operation after the data is written, wherein the second code is registered by the DRAM on one or more edges of the external clock signal before at least one of the bits of the plurality of bits is registered by the DRAM.
4. The integrated circuit device of claim 3 wherein the second code is transmitted to the DRAM before any bit of the plurality of bits is transmitted.
5. The integrated circuit device of claim 1 wherein the data is registered by the DRAM at one or more discrete points in time synchronous with the external clock signal.
6. The integrated circuit device of claim 1 wherein the interface transmits a terminate signal to the DRAM, wherein the terminate signal indicates when the DRAM is to stop registering the data.
7. A method of operation of an integrated circuit device for communicating with a dynamic random access memory (DRAM), the method comprising:
conveying first write command information to the DRAM, wherein the first write command information includes multiple bits to specify a first write operation, wherein the first write command information is registered by the DRAM on one or more edges of an external clock signal;
after a first delay time relative to conveying the first write command information, conveying a first strobe signal, to the DRAM, over a first signal line, wherein the first strobe signal is associated with the first write command information such that the first strobe signal indicates when the DRAM is to begin registering first data associated with the first write operation; and
conveying first data to the DRAM over a set of signal lines that are separate from the first signal line.
8. The method of claim 7 further comprising:
conveying second write command information to the DRAM after the first write command information is conveyed, wherein the second write command information includes multiple bits to specify a second write operation, wherein the second write command information is registered by the DRAM on one or more edges of the external clock signal;
after a second delay time relative to conveying the second write command information, conveying a second strobe signal to the DRAM over the first signal line, wherein the second strobe signal is associated with the second write command information such that the second strobe signal indicates when the DRAM is to begin registering second data associated with the second write operation; and
conveying second data to the DRAM over the set of signal lines that are separate from the first signal line.
9. The method of claim 8 wherein the second write command information is conveyed before the first data is conveyed.
10. The method of claim 8 wherein the second write command information is conveyed while the first data is conveyed.
11. The method of claim 7 further comprising:
conveying read command information to the DRAM after the first write command information is conveyed, wherein the read command information includes multiple bits to specify a read operation, wherein the read command information is registered by the DRAM on one or more edges of the external clock signal; and
receiving read data associated with the read command information from the DRAM over the set of signal lines that are separate from the first signal line.
12. The method of claim 11 wherein the read command information is conveyed before the first data is conveyed.
13. The method of claim 11 wherein the read command information is conveyed while the first data is conveyed.
14. The method of claim 11 further comprising:
after a second delay time relative to conveying the read command information, conveying a second strobe signal to the DRAM over the first signal line, wherein the second strobe signal is associated with the read command information such that the second strobe signal indicates when the DRAM is to begin outputting read data associated with the read operation.
15. The method of claim 7 further comprising conveying subsequent command information to the DRAM after the first write command information is conveyed, wherein the subsequent command information is registered by the DRAM on one or more edges of the external clock signal.
16. The method of claim 15 wherein the subsequent command information is conveyed before the first data is conveyed.
17. The method of claim 15 wherein the subsequent command information is conveyed while the first data is conveyed.
18. The method of claim 7 wherein conveying the first write command information includes conveying the first write command information in a predetermined phase relationship with respect to the external clock signal.
19. The method of claim 7 further comprising conveying a terminate signal to indicate when the DRAM is to end registering first data, wherein the strobe signal is conveyed at a first time and the terminate signal is conveyed at a second time; and
the method further comprising determining an interval of time that transpires between the first time and the second time based on an amount of data to transfer to the DRAM.
20. The method of claim 7 wherein first data is conveyed during a plurality of clock cycles of the external clock signal.
21. The method of claim 7 further comprising conveying a terminate signal to indicate when the DRAM is to end registering first data, wherein the terminate signal includes information that indicates, after the first write operation, whether to perform a precharge operation.
22. The method of claim 7 wherein the first write command information includes a control bit to specify whether to perform a precharge operation after the first write operation.
23. A method of operation of an integrated circuit device for communicating with a dynamic random access memory (DRAM), the method comprising:
conveying first write command information to the DRAM, wherein the first write command information specifies a first write operation associated with first data;
after a first delay time relative to conveying the first write command information, conveying a first strobe signal to the DRAM over a first signal line, wherein the first strobe signal is associated with the first write command information such that the first strobe signal indicates when the DRAM is to begin registering first data associated with the first write operation;
conveying second write command information to the DRAM, wherein the second write command information specifies a second write operation;
after a second delay time relative to conveying the second write command information, conveying a second strobe signal to the DRAM over the first signal line, wherein the second strobe signal is associated with the second write command information such that the second strobe signal indicates when the DRAM is to begin registering second data associated with the second write operation; and
conveying first data associated with the first write command information over a set of signal lines that are separate from the first signal line, wherein the second write command information is received by the DRAM before the first data is received by the DRAM.
24. The method of claim 23 wherein conveying the first write command information includes conveying the first write command information in a predetermined phase relationship with respect to an external clock signal.
25. The method of claim 23 wherein the first write command information includes at least multiple bits to specify the first write operation and at least one control bit to specify, after the first write operation, whether to perform a precharge operation.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/451,252 US20120201089A1 (en) | 1995-10-19 | 2012-04-19 | Integrated circuit device comprises an interface to transmit a first code, a strobe signal after a delay and data to a dynamic random access memory (dram) |
Applications Claiming Priority (9)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US08/545,292 US5748914A (en) | 1995-10-19 | 1995-10-19 | Protocol for communication with dynamic memory |
US08/979,402 US6122688A (en) | 1995-10-19 | 1997-11-26 | Protocol for communication with dynamic memory |
US09/480,767 US6810449B1 (en) | 1995-10-19 | 2000-01-10 | Protocol for communication with dynamic memory |
US09/561,868 US6591353B1 (en) | 1995-10-19 | 2000-05-01 | Protocol for communication with dynamic memory |
US09/870,322 US6470405B2 (en) | 1995-10-19 | 2001-05-29 | Protocol for communication with dynamic memory |
US10/094,547 US6931467B2 (en) | 1995-10-19 | 2002-03-08 | Memory integrated circuit device which samples data upon detection of a strobe signal |
US10/966,767 US7287109B2 (en) | 1995-10-19 | 2004-10-15 | Method of controlling a memory device having a memory core |
US11/876,567 US20080043546A1 (en) | 1995-10-19 | 2007-10-22 | Method of Controlling A Memory Device Having a Memory Core |
US13/451,252 US20120201089A1 (en) | 1995-10-19 | 2012-04-19 | Integrated circuit device comprises an interface to transmit a first code, a strobe signal after a delay and data to a dynamic random access memory (dram) |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/876,567 Continuation US20080043546A1 (en) | 1995-10-19 | 2007-10-22 | Method of Controlling A Memory Device Having a Memory Core |
Publications (1)
Publication Number | Publication Date |
---|---|
US20120201089A1 true US20120201089A1 (en) | 2012-08-09 |
Family
ID=27413538
Family Applications (5)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/870,322 Expired - Fee Related US6470405B2 (en) | 1995-10-19 | 2001-05-29 | Protocol for communication with dynamic memory |
US10/094,547 Expired - Fee Related US6931467B2 (en) | 1995-10-19 | 2002-03-08 | Memory integrated circuit device which samples data upon detection of a strobe signal |
US10/966,767 Expired - Fee Related US7287109B2 (en) | 1995-10-19 | 2004-10-15 | Method of controlling a memory device having a memory core |
US11/876,567 Abandoned US20080043546A1 (en) | 1995-10-19 | 2007-10-22 | Method of Controlling A Memory Device Having a Memory Core |
US13/451,252 Abandoned US20120201089A1 (en) | 1995-10-19 | 2012-04-19 | Integrated circuit device comprises an interface to transmit a first code, a strobe signal after a delay and data to a dynamic random access memory (dram) |
Family Applications Before (4)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/870,322 Expired - Fee Related US6470405B2 (en) | 1995-10-19 | 2001-05-29 | Protocol for communication with dynamic memory |
US10/094,547 Expired - Fee Related US6931467B2 (en) | 1995-10-19 | 2002-03-08 | Memory integrated circuit device which samples data upon detection of a strobe signal |
US10/966,767 Expired - Fee Related US7287109B2 (en) | 1995-10-19 | 2004-10-15 | Method of controlling a memory device having a memory core |
US11/876,567 Abandoned US20080043546A1 (en) | 1995-10-19 | 2007-10-22 | Method of Controlling A Memory Device Having a Memory Core |
Country Status (1)
Country | Link |
---|---|
US (5) | US6470405B2 (en) |
Cited By (31)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130223236A1 (en) * | 2012-02-29 | 2013-08-29 | Hamilton Sundstrand Corporation | Channel interleaved multiplexed databus |
US10582639B1 (en) | 2018-09-14 | 2020-03-03 | Cisco Technology, Inc. | Liquid cooling distribution in a modular electronic system |
US10588241B2 (en) | 2018-05-11 | 2020-03-10 | Cisco Technology, Inc. | Cooling fan control in a modular electronic system during online insertion and removal |
US10631443B2 (en) | 2018-03-12 | 2020-04-21 | Cisco Technology, Inc. | Splitting of combined delivery power, data, and cooling in a communications network |
US10672537B2 (en) | 2018-03-30 | 2020-06-02 | Cisco Technology, Inc. | Interface module for combined delivery power, data, and cooling at a network device |
US10680836B1 (en) | 2019-02-25 | 2020-06-09 | Cisco Technology, Inc. | Virtualized chassis with power-over-Ethernet for networking applications |
US10698041B2 (en) | 2018-03-09 | 2020-06-30 | Cisco Technology, Inc. | Verification of cable application and reduced load cable removal in power over communications systems |
US10732688B2 (en) | 2018-03-09 | 2020-08-04 | Cisco Technology, Inc. | Delivery of AC power with higher power PoE (power over ethernet) systems |
US10735105B2 (en) | 2018-05-04 | 2020-08-04 | Cisco Technology, Inc. | High power and data delivery in a communications network with safety and fault protection |
US10763749B2 (en) | 2018-11-14 | 2020-09-01 | Cisco Technology, Inc | Multi-resonant converter power supply |
US10790997B2 (en) | 2019-01-23 | 2020-09-29 | Cisco Technology, Inc. | Transmission of pulse power and data in a communications network |
US10809134B2 (en) | 2017-05-24 | 2020-10-20 | Cisco Technology, Inc. | Thermal modeling for cables transmitting data and power |
US10849250B2 (en) | 2019-03-14 | 2020-11-24 | Cisco Technology, Inc. | Integration of power, data, cooling, and management in a network communications system |
US10958471B2 (en) | 2018-04-05 | 2021-03-23 | Cisco Technology, Inc. | Method and apparatus for detecting wire fault and electrical imbalance for power over communications cabling |
US11038307B2 (en) | 2018-05-25 | 2021-06-15 | Cisco Technology, Inc. | Cable power rating identification for power distribution over communications cabling |
US11054457B2 (en) | 2017-05-24 | 2021-07-06 | Cisco Technology, Inc. | Safety monitoring for cables transmitting data and power |
US11061456B2 (en) | 2019-01-23 | 2021-07-13 | Cisco Technology, Inc. | Transmission of pulse power and data over a wire pair |
US11063630B2 (en) | 2019-11-01 | 2021-07-13 | Cisco Technology, Inc. | Initialization and synchronization for pulse power in a network system |
US11088547B1 (en) | 2020-01-17 | 2021-08-10 | Cisco Technology, Inc. | Method and system for integration and control of power for consumer power circuits |
US11093012B2 (en) | 2018-03-02 | 2021-08-17 | Cisco Technology, Inc. | Combined power, data, and cooling delivery in a communications network |
US11191185B2 (en) | 2018-09-14 | 2021-11-30 | Cisco Technology, Inc. | Liquid cooling distribution in a modular electronic system |
US11212013B2 (en) | 2017-09-18 | 2021-12-28 | Cisco Technology, Inc. | Power delivery through an optical system |
US11212937B2 (en) | 2019-03-21 | 2021-12-28 | Cisco Technology, Inc. | Method and system for preventing or correcting fan reverse rotation during online installation and removal |
US11252811B2 (en) | 2020-01-15 | 2022-02-15 | Cisco Technology, Inc. | Power distribution from point-of-load with cooling |
US11307368B2 (en) | 2020-04-07 | 2022-04-19 | Cisco Technology, Inc. | Integration of power and optics through cold plates for delivery to electronic and photonic integrated circuits |
US11320610B2 (en) | 2020-04-07 | 2022-05-03 | Cisco Technology, Inc. | Integration of power and optics through cold plate for delivery to electronic and photonic integrated circuits |
US11431420B2 (en) | 2017-09-18 | 2022-08-30 | Cisco Technology, Inc. | Power delivery through an optical system |
US11438183B2 (en) | 2020-02-25 | 2022-09-06 | Cisco Technology, Inc. | Power adapter for power supply unit |
US11456883B2 (en) | 2019-03-13 | 2022-09-27 | Cisco Technology, Inc. | Multiple phase pulse power in a network communications system |
US11637497B2 (en) | 2020-02-28 | 2023-04-25 | Cisco Technology, Inc. | Multi-phase pulse power short reach distribution |
US11853138B2 (en) | 2020-01-17 | 2023-12-26 | Cisco Technology, Inc. | Modular power controller |
Families Citing this family (43)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6570944B2 (en) | 2001-06-25 | 2003-05-27 | Rambus Inc. | Apparatus for data recovery in a synchronous chip-to-chip system |
US6470405B2 (en) * | 1995-10-19 | 2002-10-22 | Rambus Inc. | Protocol for communication with dynamic memory |
US6266379B1 (en) | 1997-06-20 | 2001-07-24 | Massachusetts Institute Of Technology | Digital transmitter with equalization |
WO1999019805A1 (en) | 1997-10-10 | 1999-04-22 | Rambus Incorporated | Method and apparatus for two step memory write operations |
AU9693398A (en) * | 1997-10-10 | 1999-05-03 | Rambus Incorporated | Apparatus and method for pipelined memory operations |
US6401167B1 (en) * | 1997-10-10 | 2002-06-04 | Rambus Incorporated | High performance cost optimized memory |
WO2002025216A1 (en) * | 2000-09-19 | 2002-03-28 | Honda Giken Kogyo Kabushiki Kaisha | Rotational position detector and motor equipped with rotational position detector |
US6675272B2 (en) | 2001-04-24 | 2004-01-06 | Rambus Inc. | Method and apparatus for coordinating memory operations among diversely-located memory components |
US8391039B2 (en) | 2001-04-24 | 2013-03-05 | Rambus Inc. | Memory module with termination component |
WO2003102794A1 (en) * | 2002-05-16 | 2003-12-11 | Nokia Corporation | Method, device and memory controller for adapting data transfer bus |
US7143250B1 (en) * | 2003-06-02 | 2006-11-28 | Lsi Logic Corporation | Methods and systems for improving mirror performance via optimized multi-channel utilization |
TWI252494B (en) * | 2003-06-11 | 2006-04-01 | Samsung Electronics Co Ltd | Memory system with reduced pin count |
KR100510553B1 (en) * | 2003-10-30 | 2005-08-26 | 삼성전자주식회사 | Memory device and input signal control method of memory device |
KR100591758B1 (en) * | 2003-10-31 | 2006-06-22 | 삼성전자주식회사 | Memory using packet method and memory system including same |
US20060026375A1 (en) * | 2004-07-30 | 2006-02-02 | Christenson Bruce A | Memory controller transaction scheduling algorithm using variable and uniform latency |
US7301831B2 (en) | 2004-09-15 | 2007-11-27 | Rambus Inc. | Memory systems with variable delays for write data signals |
US7457901B2 (en) * | 2005-07-05 | 2008-11-25 | Via Technologies, Inc. | Microprocessor apparatus and method for enabling variable width data transfers |
US7441064B2 (en) * | 2005-07-11 | 2008-10-21 | Via Technologies, Inc. | Flexible width data protocol |
US7502880B2 (en) | 2005-07-11 | 2009-03-10 | Via Technologies, Inc. | Apparatus and method for quad-pumped address bus |
US7590787B2 (en) * | 2005-07-19 | 2009-09-15 | Via Technologies, Inc. | Apparatus and method for ordering transaction beats in a data transfer |
CN100407182C (en) * | 2005-07-19 | 2008-07-30 | 威盛电子股份有限公司 | Apparatus and method for ordering transaction beats in a data transfer |
US7444472B2 (en) * | 2005-07-19 | 2008-10-28 | Via Technologies, Inc. | Apparatus and method for writing a sparsely populated cache line to memory |
US7660183B2 (en) * | 2005-08-01 | 2010-02-09 | Rambus Inc. | Low power memory device |
US7856578B2 (en) * | 2005-09-23 | 2010-12-21 | Teradyne, Inc. | Strobe technique for test of digital signal timing |
WO2008070172A2 (en) | 2006-12-06 | 2008-06-12 | Fusion Multisystems, Inc. (Dba Fusion-Io) | Apparatus, system, and method for remote direct memory access to a solid-state storage device |
US9495241B2 (en) | 2006-12-06 | 2016-11-15 | Longitude Enterprise Flash S.A.R.L. | Systems and methods for adaptive data storage |
US9116823B2 (en) | 2006-12-06 | 2015-08-25 | Intelligent Intellectual Property Holdings 2 Llc | Systems and methods for adaptive error-correction coding |
WO2008130703A2 (en) | 2007-04-19 | 2008-10-30 | Rambus, Inc. | Clock synchronization in a memory system |
US20090068314A1 (en) * | 2007-09-12 | 2009-03-12 | Robert Chatel | Granulation Method And Additives With Narrow Particle Size Distribution Produced From Granulation Method |
US7836226B2 (en) | 2007-12-06 | 2010-11-16 | Fusion-Io, Inc. | Apparatus, system, and method for coordinating storage requests in a multi-processor/multi-thread environment |
US8713248B2 (en) * | 2009-06-02 | 2014-04-29 | Nokia Corporation | Memory device and method for dynamic random access memory having serial interface and integral instruction buffer |
US8250298B2 (en) * | 2010-05-27 | 2012-08-21 | International Business Machines Corporation | Mechanisms for reducing DRAM power consumption |
US8495327B2 (en) | 2010-06-04 | 2013-07-23 | Nvidia Corporation | Memory device synchronization |
EP2761472B1 (en) | 2011-09-30 | 2020-04-01 | Intel Corporation | Memory channel that supports near memory and far memory access |
EP3451176B1 (en) | 2011-09-30 | 2023-05-24 | Intel Corporation | Apparatus and method for implementing a multi-level memory hierarchy having different operating modes |
CN103946812B (en) | 2011-09-30 | 2017-06-09 | 英特尔公司 | Apparatus and method for realizing multi-level memory hierarchy |
EP2761467B1 (en) * | 2011-09-30 | 2019-10-23 | Intel Corporation | Generation of far memory access signals based on usage statistic tracking |
US9251086B2 (en) | 2012-01-24 | 2016-02-02 | SanDisk Technologies, Inc. | Apparatus, system, and method for managing a cache |
US9881664B1 (en) * | 2017-01-12 | 2018-01-30 | Cadence Design Systems, Inc. | Per-group delay line architecture to de-skew input/output timing between a high bandwidth memory (HBM) physical (PHY) interface and the HBM device |
US10068648B1 (en) * | 2017-08-30 | 2018-09-04 | Micron Technology, Inc. | Distributed mode registers in memory devices |
US10642668B2 (en) * | 2018-04-18 | 2020-05-05 | Open Text GXS ULC | Producer-side prioritization of message processing |
US11055128B2 (en) | 2018-07-30 | 2021-07-06 | Open Text GXS ULC | System and method for request isolation |
US11024365B1 (en) | 2020-02-05 | 2021-06-01 | Samsung Electronics Co., Ltd. | Time interleaved sampling of sense amplifier circuits, memory devices and methods of operating memory devices |
Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5319755A (en) * | 1990-04-18 | 1994-06-07 | Rambus, Inc. | Integrated circuit I/O using high performance bus interface |
Family Cites Families (173)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US9136A (en) * | 1852-07-20 | Rice-huller | ||
BE758978A (en) * | 1969-11-20 | 1971-04-30 | Western Electric Co | TRANSMISSION SYSTEM FOR MULTI-LEVEL DIGITAL SIGNALS |
FR2118410A5 (en) * | 1970-12-17 | 1972-07-28 | Ibm France | |
DE2153376B2 (en) * | 1971-10-27 | 1976-09-30 | Fujitsu Ltd., Kawasaki, Kanagawa (Japan) | DIGITAL MESSAGE TRANSFER ARRANGEMENT |
US3865988A (en) * | 1973-07-05 | 1975-02-11 | Gte Automatic Electric Lab Inc | Pulse train wave shaping means and method |
US4006468A (en) * | 1973-08-06 | 1977-02-01 | Honeywell Information Systems, Inc. | Dynamic memory initializing apparatus |
US3980826A (en) * | 1973-09-12 | 1976-09-14 | International Business Machines Corporation | Means of predistorting digital signals |
GB1468245A (en) * | 1973-09-24 | 1977-03-23 | Siemens Ag | Data transmission system |
US3909510A (en) * | 1973-10-05 | 1975-09-30 | David W Luce | Direct connection digital transmission apparatus |
FR2255754B1 (en) * | 1973-12-11 | 1978-03-17 | Ibm France | |
US3906400A (en) * | 1973-12-17 | 1975-09-16 | Adams Russell Co | Transfer function realization with one-bit coefficients |
US3950735A (en) | 1974-01-04 | 1976-04-13 | Honeywell Information Systems, Inc. | Method and apparatus for dynamically controlling read/write operations in a peripheral subsystem |
US3943496A (en) * | 1974-09-09 | 1976-03-09 | Rockwell International Corporation | Memory clocking system |
US3987288A (en) * | 1975-04-22 | 1976-10-19 | The United States Of America As Represented By The Secretary Of The Air Force | Time multiplexing hybrid sample data filter |
US4068105A (en) * | 1976-05-28 | 1978-01-10 | American District Telegraph Company | Central station system transmission apparatus |
JPS5838015B2 (en) * | 1976-08-07 | 1983-08-19 | 株式会社日立製作所 | Data communication method |
US5412391A (en) * | 1977-10-06 | 1995-05-02 | The United States Of America As Represented By The Secretary Of The Navy | Adaptive decorrelating sidelobe canceller |
US4183095A (en) | 1978-09-01 | 1980-01-08 | Ncr Corporation | High density memory device |
US4315308A (en) | 1978-12-21 | 1982-02-09 | Intel Corporation | Interface between a microprocessor chip and peripheral subsystems |
JPS5634186A (en) | 1979-08-29 | 1981-04-06 | Hitachi Ltd | Bipolar memory circuit |
US4281401A (en) * | 1979-11-23 | 1981-07-28 | Texas Instruments Incorporated | Semiconductor read/write memory array having high speed serial shift register access |
US4330852A (en) | 1979-11-23 | 1982-05-18 | Texas Instruments Incorporated | Semiconductor read/write memory array having serial access |
US4379222A (en) * | 1980-08-21 | 1983-04-05 | Ncr Corporation | High speed shift register |
JPS5764895U (en) | 1980-10-03 | 1982-04-17 | ||
US4374426A (en) * | 1980-11-14 | 1983-02-15 | Burlage Donald W | Digital equalizer for high speed communication channels |
JPS57101957A (en) | 1980-12-17 | 1982-06-24 | Hitachi Ltd | Storage control device |
US4637365A (en) | 1981-10-19 | 1987-01-20 | Motortech, Inc. | Fuel conditioning apparatus and method |
JPS58192154A (en) | 1982-05-07 | 1983-11-09 | Casio Comput Co Ltd | Memory device having automatic data processing function |
NL8202438A (en) * | 1982-06-16 | 1984-01-16 | Philips Nv | END DEVICE FOR A DUPLEX TRANSMISSION SYSTEM. |
US4556983A (en) * | 1982-11-11 | 1985-12-03 | Robert Bosch Gmbh | Method and apparatus for pre-emphasis counteraction of variations in amplitude of received or reproduced serial binary signals |
US4542457A (en) * | 1983-01-11 | 1985-09-17 | Burroughs Corporation | Burst mode data block transfer system |
US4520465A (en) * | 1983-05-05 | 1985-05-28 | Motorola, Inc. | Method and apparatus for selectively precharging column lines of a memory |
US4646270A (en) | 1983-09-15 | 1987-02-24 | Motorola, Inc. | Video graphic dynamic RAM |
US4763249A (en) | 1983-09-22 | 1988-08-09 | Digital Equipment Corporation | Bus device for use in a computer system having a synchronous bus |
JPS60136086A (en) | 1983-12-23 | 1985-07-19 | Hitachi Ltd | Semiconductor memory device |
US4663735A (en) * | 1983-12-30 | 1987-05-05 | Texas Instruments Incorporated | Random/serial access mode selection circuit for a video memory system |
JPS60193193A (en) * | 1984-03-13 | 1985-10-01 | Toshiba Corp | Memory lsi |
US4584690A (en) * | 1984-05-07 | 1986-04-22 | D.A.V.I.D. Systems, Inc. | Alternate Mark Invert (AMI) transceiver with switchable detection and digital precompensation |
US4637018A (en) | 1984-08-29 | 1987-01-13 | Burroughs Corporation | Automatic signal delay adjustment method |
JPS61107453A (en) | 1984-10-30 | 1986-05-26 | Nec Corp | Module address setting circuit |
DE3543911A1 (en) | 1984-12-14 | 1986-06-26 | Mitsubishi Denki K.K., Tokio/Tokyo | DIGITAL DELAY UNIT |
JPS61160129A (en) | 1985-01-08 | 1986-07-19 | Nec Corp | Timing generating circuit |
JPS61160130A (en) | 1985-01-08 | 1986-07-19 | Nec Corp | Timing generating circuit |
US4712190A (en) | 1985-01-25 | 1987-12-08 | Digital Equipment Corporation | Self-timed random access memory chip |
US4719602A (en) | 1985-02-07 | 1988-01-12 | Visic, Inc. | Memory with improved column access |
JPS61245255A (en) | 1985-04-23 | 1986-10-31 | Hitachi Ltd | Nonvolatile memory device |
US4744062A (en) * | 1985-04-23 | 1988-05-10 | Hitachi, Ltd. | Semiconductor integrated circuit with nonvolatile memory |
JPS6216289A (en) | 1985-07-16 | 1987-01-24 | Nec Corp | Read only memory |
US4920483A (en) | 1985-11-15 | 1990-04-24 | Data General Corporation | A computer memory for accessing any word-sized group of contiguous bits |
US4792926A (en) | 1985-12-09 | 1988-12-20 | Kabushiki Kaisha Toshiba | High speed memory system for use with a control bus bearing contiguous segmentially intermixed data read and data write request signals |
US4755937A (en) | 1986-02-14 | 1988-07-05 | Prime Computer, Inc. | Method and apparatus for high bandwidth shared memory |
JPS634493A (en) | 1986-06-24 | 1988-01-09 | Mitsubishi Electric Corp | Dual port memory |
US4803621A (en) * | 1986-07-24 | 1989-02-07 | Sun Microsystems, Inc. | Memory access system |
JPS6334795A (en) | 1986-07-29 | 1988-02-15 | Mitsubishi Electric Corp | Semiconductor storage device |
US4800530A (en) | 1986-08-19 | 1989-01-24 | Kabushiki Kasiha Toshiba | Semiconductor memory system with dynamic random access memory cells |
US4845664A (en) | 1986-09-15 | 1989-07-04 | International Business Machines Corp. | On-chip bit reordering structure |
US4799199A (en) | 1986-09-18 | 1989-01-17 | Motorola, Inc. | Bus master having burst transfer mode |
JPS6383962A (en) * | 1986-09-29 | 1988-04-14 | Toshiba Corp | Deemphasis switching circuit |
JPS6391766A (en) | 1986-10-06 | 1988-04-22 | Fujitsu Ltd | Control system for accessing memory device |
US5140688A (en) | 1986-11-10 | 1992-08-18 | Texas Instruments Incorporated | GaAs integrated circuit programmable delay line element |
US4797898A (en) * | 1986-11-21 | 1989-01-10 | Racal Data Communications Inc. | Method and apparatus for equalization of data transmission system |
JPS63276795A (en) | 1986-12-16 | 1988-11-15 | Mitsubishi Electric Corp | Variable length shift register |
US4821226A (en) | 1987-01-30 | 1989-04-11 | Rca Licensing Corporation | Dual port video memory system having a bit-serial address input port |
JPS63217452A (en) | 1987-03-06 | 1988-09-09 | Mitsubishi Electric Corp | Setting system for memory access timing |
US4792929A (en) | 1987-03-23 | 1988-12-20 | Zenith Electronics Corporation | Data processing system with extended memory access |
JPS63239676A (en) | 1987-03-27 | 1988-10-05 | Hitachi Ltd | Semiconductor storage device |
KR960009249B1 (en) * | 1987-04-24 | 1996-07-16 | 미다 가쓰시게 | Semiconductor memory |
JPS63271679A (en) | 1987-04-30 | 1988-11-09 | Toshiba Corp | Data writing system |
US4980850A (en) * | 1987-05-14 | 1990-12-25 | Digital Equipment Corporation | Automatic sizing memory system with multiplexed configuration signals at memory modules |
JP2590122B2 (en) | 1987-08-07 | 1997-03-12 | 富士通株式会社 | Semiconductor memory |
US4845677A (en) | 1987-08-17 | 1989-07-04 | International Business Machines Corporation | Pipelined memory chip structure having improved cycle time |
US5179687A (en) | 1987-09-26 | 1993-01-12 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device containing a cache and an operation method thereof |
JPS6488662A (en) | 1987-09-29 | 1989-04-03 | Fujitsu Ltd | Semiconductor memory |
JP2701030B2 (en) | 1987-10-09 | 1998-01-21 | 株式会社日立製作所 | Write control circuit for high-speed storage device |
US4924375A (en) * | 1987-10-23 | 1990-05-08 | Chips And Technologies, Inc. | Page interleaved memory access |
KR970008786B1 (en) | 1987-11-02 | 1997-05-29 | 가부시기가이샤 히다찌세이사꾸쇼 | Semiconductor integrated circuit |
US5226147A (en) * | 1987-11-06 | 1993-07-06 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device for simple cache system |
JPH01146187A (en) | 1987-12-02 | 1989-06-08 | Mitsubishi Electric Corp | Semiconductor memory device built-in cache memory |
JPH01236494A (en) | 1988-03-17 | 1989-09-21 | Hitachi Ltd | Semiconductor integrated circuit device |
JPH01163849A (en) | 1987-12-21 | 1989-06-28 | Hitachi Micro Comput Eng Ltd | Semiconductor integrated circuit |
US4916670A (en) | 1988-02-02 | 1990-04-10 | Fujitsu Limited | Semiconductor memory device having function of generating write signal internally |
US5301278A (en) | 1988-04-29 | 1994-04-05 | International Business Machines Corporation | Flexible dynamic memory controller |
JPH0212541A (en) | 1988-04-29 | 1990-01-17 | Internatl Business Mach Corp <Ibm> | Computing system and operation thereof |
US5134699A (en) * | 1988-06-24 | 1992-07-28 | Advanced Micro Devices, Inc. | Programmable burst data transfer apparatus and technique |
US4933910A (en) * | 1988-07-06 | 1990-06-12 | Zenith Data Systems Corporation | Method for improving the page hit ratio of a page mode main memory system |
DE58909408D1 (en) | 1988-09-29 | 1995-10-05 | Siemens Ag | Circuit arrangement for performing an on-chip time interleaving of access to dynamic RAM chips. |
US5237670A (en) * | 1989-01-30 | 1993-08-17 | Alantec, Inc. | Method and apparatus for data transfer between source and destination modules |
US4937734A (en) | 1989-02-21 | 1990-06-26 | Sun Microsystems, Inc. | High speed bus with virtual memory data transfer and rerun cycle capability |
US5172379A (en) | 1989-02-24 | 1992-12-15 | Data General Corporation | High performance memory system |
US5001672A (en) | 1989-05-16 | 1991-03-19 | International Business Machines Corporation | Video ram with external select of active serial access register |
US5008903A (en) * | 1989-05-25 | 1991-04-16 | A.T. & T. Paradyne | Adaptive transmit pre-emphasis for digital modem computed from noise spectrum |
KR950001179B1 (en) * | 1989-07-31 | 1995-02-11 | 삼성전자 주식회사 | Jitter equalizer for digital transmission filter |
KR940008295B1 (en) | 1989-08-28 | 1994-09-10 | 가부시기가이샤 히다찌세이사꾸쇼 | Semiconductor memory |
JPH03248243A (en) | 1990-02-26 | 1991-11-06 | Nec Corp | Information processor |
US5289585A (en) * | 1990-03-26 | 1994-02-22 | Siemens Nixdorf Informationssysteme Ag | Multiprocessor system having a system bus for the coupling of several processing units with appertaining private cache memories and a common main memory |
US5140613A (en) * | 1990-05-25 | 1992-08-18 | Hewlett-Packard Company | Baseband modulation system with improved ROM-based digital filter |
JP2519580B2 (en) | 1990-06-19 | 1996-07-31 | 三菱電機株式会社 | Semiconductor integrated circuit |
US5448591A (en) * | 1990-06-24 | 1995-09-05 | Next, Inc. | Method and apparatus for clock and data delivery on a bus |
US5119402A (en) * | 1990-06-26 | 1992-06-02 | Digital Equipment Corporation | Method and apparatus for transmission of local area network signals over unshielded twisted pairs |
FR2664765B1 (en) * | 1990-07-11 | 2003-05-16 | Bull Sa | DEVICE FOR SERIALIZATION AND DESERIALIZATION OF DATA AND SYSTEM FOR DIGITAL TRANSMISSION OF SERIAL DATA THEREOF. |
US5280594A (en) * | 1990-07-25 | 1994-01-18 | Advanced Micro Devices, Inc. | Architecture for high speed contiguous sequential access memories |
KR100214435B1 (en) | 1990-07-25 | 1999-08-02 | 사와무라 시코 | Synchronous burst-access memory |
US5077693A (en) | 1990-08-06 | 1991-12-31 | Motorola, Inc. | Dynamic random access memory |
GB9018993D0 (en) * | 1990-08-31 | 1990-10-17 | Ncr Co | Work station interfacing means having burst mode capability |
KR950010570B1 (en) | 1990-09-03 | 1995-09-19 | 마쯔시다덴기산교 가부시기가이샤 | Multi-port memory |
US5210723A (en) * | 1990-10-31 | 1993-05-11 | International Business Machines Corporation | Memory with page mode |
JP3100622B2 (en) | 1990-11-20 | 2000-10-16 | 沖電気工業株式会社 | Synchronous dynamic RAM |
TW198135B (en) | 1990-11-20 | 1993-01-11 | Oki Electric Ind Co Ltd | |
JPH04216392A (en) | 1990-12-18 | 1992-08-06 | Mitsubishi Electric Corp | Semiconductor storage device provided with block write function |
US5204880A (en) * | 1991-04-23 | 1993-04-20 | Level One Communications, Inc. | Differential line driver employing predistortion |
JP3992757B2 (en) | 1991-04-23 | 2007-10-17 | テキサス インスツルメンツ インコーポレイテツド | A system that includes a memory synchronized with a microprocessor, and a data processor, a synchronous memory, a peripheral device and a system clock |
DE4114744C1 (en) * | 1991-05-06 | 1992-05-27 | Siemens Ag, 8000 Muenchen, De | |
US5313624A (en) * | 1991-05-14 | 1994-05-17 | Next Computer, Inc. | DRAM multiplexer |
WO1992021088A1 (en) | 1991-05-17 | 1992-11-26 | Eastman Kodak Company | Novel electrical bus structure |
US5418670A (en) * | 1991-07-29 | 1995-05-23 | Eastman Kodak Company | Magnetic recording medium having a servo pattern of the intermittent type with compensation for suppressing self-generated residual fields |
US5267269A (en) * | 1991-09-04 | 1993-11-30 | Level One Communications, Inc. | System and method employing predetermined waveforms for transmit equalization |
US5345573A (en) | 1991-10-04 | 1994-09-06 | Bull Hn Information Systems Inc. | High speed burst read address generation with high speed transfer |
US5381538A (en) | 1991-10-15 | 1995-01-10 | International Business Machines Corp. | DMA controller including a FIFO register and a residual register for data buffering and having different operating modes |
JP2599539B2 (en) | 1991-10-15 | 1997-04-09 | インターナショナル・ビジネス・マシーンズ・コーポレイション | Direct memory access device and look-ahead device |
US5381376A (en) | 1991-11-22 | 1995-01-10 | Samsung Electronics Co., Ltd. | Video RAM having block selection function during serial write transfer operation |
DE69230129T2 (en) * | 1991-12-18 | 2000-06-15 | Sun Microsystems, Inc. | Write overlap with overwrite prevention |
KR950000503B1 (en) | 1992-01-10 | 1995-01-24 | 삼성전자 주식회사 | Semiconductor memory device with block write function |
US5809552A (en) * | 1992-01-29 | 1998-09-15 | Fujitsu Limited | Data processing system, memory access device and method including selecting the number of pipeline stages based on pipeline conditions |
US5355391A (en) * | 1992-03-06 | 1994-10-11 | Rambus, Inc. | High speed bus system |
DE4390991T1 (en) * | 1992-03-06 | 1995-02-23 | Rambus Inc | Method and circuit arrangement for minimizing the clock-data imbalance in a bus system |
DE69325119T2 (en) | 1992-03-19 | 1999-11-04 | Kabushiki Kaisha Toshiba, Kawasaki | Clock synchronized semiconductor memory device and access method |
JP2740097B2 (en) | 1992-03-19 | 1998-04-15 | 株式会社東芝 | Clock synchronous semiconductor memory device and access method therefor |
JP2830594B2 (en) | 1992-03-26 | 1998-12-02 | 日本電気株式会社 | Semiconductor memory device |
US5390308A (en) * | 1992-04-15 | 1995-02-14 | Rambus, Inc. | Method and apparatus for address mapping of dynamic random access memory |
US5254883A (en) * | 1992-04-22 | 1993-10-19 | Rambus, Inc. | Electrical current source circuitry for a bus |
US5384745A (en) | 1992-04-27 | 1995-01-24 | Mitsubishi Denki Kabushiki Kaisha | Synchronous semiconductor memory device |
US5268639A (en) * | 1992-06-05 | 1993-12-07 | Rambus, Inc. | Testing timing parameters of high speed integrated circuit devices |
FR2695227B1 (en) | 1992-09-02 | 1994-10-14 | Aton Systemes | Method for the interleaved transfer of data between the memory of a computer and peripheral equipment consisting of a management system and several storage units. |
US5553248A (en) | 1992-10-02 | 1996-09-03 | Compaq Computer Corporation | System for awarding the highest priority to a microprocessor releasing a system bus after aborting a locked cycle upon detecting a locked retry signal |
US5357145A (en) * | 1992-12-22 | 1994-10-18 | National Semiconductor Corporation | Integrated waveshaping circuit using weighted current summing |
US5410188A (en) * | 1992-12-22 | 1995-04-25 | National Semiconductor Corporation | Enhanced integrated waveshaping circuit |
JPH06202933A (en) | 1992-12-28 | 1994-07-22 | Toshiba Corp | Synchronous lsi circuit storage |
JP3476231B2 (en) | 1993-01-29 | 2003-12-10 | 三菱電機エンジニアリング株式会社 | Synchronous semiconductor memory device and semiconductor memory device |
CA2109043A1 (en) | 1993-01-29 | 1994-07-30 | Charles R. Moore | System and method for transferring data between multiple buses |
CA2116985C (en) | 1993-03-11 | 1999-09-21 | Cynthia J. Burns | Memory system |
JP2605576B2 (en) | 1993-04-02 | 1997-04-30 | 日本電気株式会社 | Synchronous semiconductor memory |
US5392239A (en) | 1993-05-06 | 1995-02-21 | S3, Incorporated | Burst-mode DRAM |
US5778029A (en) * | 1993-05-13 | 1998-07-07 | Lockheed Martin Aerospace Corporation | Signal conditioner with symbol addressed lookup table producing values which compensate linear and non-linear distortion using transversal filter |
JP3277603B2 (en) | 1993-05-19 | 2002-04-22 | 富士通株式会社 | Semiconductor storage device |
US5541957A (en) * | 1994-06-15 | 1996-07-30 | National Semiconductor Corporation | Apparatus for transmitting and/or receiving data at different data transfer rates especially in applications such as dual-rate ethernet local-area networks |
US5504874A (en) | 1993-09-29 | 1996-04-02 | Silicon Graphics, Inc. | System and method of implementing read resources to maintain cache coherency in a multiprocessor environment permitting split transactions |
JP3579461B2 (en) | 1993-10-15 | 2004-10-20 | 株式会社ルネサステクノロジ | Data processing system and data processing device |
US5521946A (en) * | 1994-01-07 | 1996-05-28 | The 3Do Company | Multi-phase filter/DAC |
US5539696A (en) * | 1994-01-31 | 1996-07-23 | Patel; Vipul C. | Method and apparatus for writing data in a synchronous memory having column independent sections and a method and apparatus for performing write mask operations |
US5386385A (en) | 1994-01-31 | 1995-01-31 | Texas Instruments Inc. | Method and apparatus for preventing invalid operating modes and an application to synchronous memory devices |
US5754764A (en) * | 1994-02-22 | 1998-05-19 | National Semiconductor Corp. | Combination of input output circuitry and local area network systems |
US5533204A (en) | 1994-04-18 | 1996-07-02 | Compaq Computer Corporation | Split transaction protocol for the peripheral component interconnect bus |
US5608757A (en) * | 1994-06-03 | 1997-03-04 | Dsc Communications Corporation | High speed transport system |
US5714904A (en) * | 1994-06-06 | 1998-02-03 | Sun Microsystems, Inc. | High speed serial link for fully duplexed data communication |
EP0692764B1 (en) | 1994-06-17 | 2000-08-09 | Advanced Micro Devices, Inc. | Memory throttle for PCI master |
US5655113A (en) | 1994-07-05 | 1997-08-05 | Monolithic System Technology, Inc. | Resynchronization circuit for a memory system and method of operating same |
US6112284A (en) * | 1994-12-30 | 2000-08-29 | Intel Corporation | Method and apparatus for latching data from a memory resource at a datapath unit |
US5655078A (en) * | 1994-09-30 | 1997-08-05 | Motorola Inc. | Apparatus and method for encoding data in a fiber data distributed interface (FDDI) |
JPH08278916A (en) | 1994-11-30 | 1996-10-22 | Hitachi Ltd | Multichannel memory system, transfer information synchronizing method, and signal transfer circuit |
US5651028A (en) * | 1995-05-09 | 1997-07-22 | Unisys Corporation | Data transmission system with a low peak-to-average power ratio based on distorting frequently occuring signals |
US5638531A (en) | 1995-06-07 | 1997-06-10 | International Business Machines Corporation | Multiprocessor integrated circuit with video refresh logic employing instruction/data caching and associated timing synchronization |
FR2735928B1 (en) * | 1995-06-22 | 1997-07-18 | France Telecom | MANCHESTER ENCODER / DECODER |
US5655105A (en) * | 1995-06-30 | 1997-08-05 | Micron Technology, Inc. | Method and apparatus for multiple latency synchronous pipelined dynamic random access memory |
US5742840A (en) | 1995-08-16 | 1998-04-21 | Microunity Systems Engineering, Inc. | General purpose, multiple precision parallel operation, programmable media processor |
KR0164395B1 (en) * | 1995-09-11 | 1999-02-18 | 김광호 | Semiconductor memory device and its read/write method |
US6470405B2 (en) * | 1995-10-19 | 2002-10-22 | Rambus Inc. | Protocol for communication with dynamic memory |
US6810449B1 (en) * | 1995-10-19 | 2004-10-26 | Rambus, Inc. | Protocol for communication with dynamic memory |
US5748914A (en) * | 1995-10-19 | 1998-05-05 | Rambus, Inc. | Protocol for communication with dynamic memory |
US5983070A (en) * | 1996-04-19 | 1999-11-09 | Lgc Wireless, Inc. | Method and system providing increased antenna functionality in a RF distribution system |
US5805089A (en) * | 1996-09-05 | 1998-09-08 | Lsi Logic Corporation | Time-division data multiplexer with feedback for clock cross-over adjustment |
US5966032A (en) * | 1996-09-27 | 1999-10-12 | Northern Telecom Limited | BiCMOS transceiver (driver and receiver) for gigahertz operation |
US6266379B1 (en) * | 1997-06-20 | 2001-07-24 | Massachusetts Institute Of Technology | Digital transmitter with equalization |
US7224746B2 (en) * | 2002-12-31 | 2007-05-29 | Teradyne, Inc | Pre-compensation for digital bit streams |
-
2001
- 2001-05-29 US US09/870,322 patent/US6470405B2/en not_active Expired - Fee Related
-
2002
- 2002-03-08 US US10/094,547 patent/US6931467B2/en not_active Expired - Fee Related
-
2004
- 2004-10-15 US US10/966,767 patent/US7287109B2/en not_active Expired - Fee Related
-
2007
- 2007-10-22 US US11/876,567 patent/US20080043546A1/en not_active Abandoned
-
2012
- 2012-04-19 US US13/451,252 patent/US20120201089A1/en not_active Abandoned
Patent Citations (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5319755A (en) * | 1990-04-18 | 1994-06-07 | Rambus, Inc. | Integrated circuit I/O using high performance bus interface |
Non-Patent Citations (1)
Title |
---|
SGS-Thomson Electronics, "IMS T400 Low Cost 32-bit Transputer", July 1995, 42-1452-05, pages 1-74 * |
Cited By (56)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20130223236A1 (en) * | 2012-02-29 | 2013-08-29 | Hamilton Sundstrand Corporation | Channel interleaved multiplexed databus |
US8953463B2 (en) * | 2012-02-29 | 2015-02-10 | Hamilton Sundstrand Corporation | Channel interleaved multiplexed databus |
US11982575B2 (en) | 2017-05-24 | 2024-05-14 | Cisco Technology, Inc. | Thermal modeling for cables transmitting data and power |
US11054457B2 (en) | 2017-05-24 | 2021-07-06 | Cisco Technology, Inc. | Safety monitoring for cables transmitting data and power |
US10809134B2 (en) | 2017-05-24 | 2020-10-20 | Cisco Technology, Inc. | Thermal modeling for cables transmitting data and power |
US11519789B2 (en) | 2017-05-24 | 2022-12-06 | Cisco Technology, Inc. | Thermal modeling for cables transmitting data and power |
US11714118B2 (en) | 2017-05-24 | 2023-08-01 | Cisco Technology, Inc. | Safety monitoring for cables transmitting data and power |
US11838060B2 (en) | 2017-09-18 | 2023-12-05 | Cisco Technology, Inc. | Power delivery through an optical system |
US11212013B2 (en) | 2017-09-18 | 2021-12-28 | Cisco Technology, Inc. | Power delivery through an optical system |
US11431420B2 (en) | 2017-09-18 | 2022-08-30 | Cisco Technology, Inc. | Power delivery through an optical system |
US11093012B2 (en) | 2018-03-02 | 2021-08-17 | Cisco Technology, Inc. | Combined power, data, and cooling delivery in a communications network |
US11327541B2 (en) | 2018-03-09 | 2022-05-10 | Cisco Technology, Inc. | Delivery of AC power with higher power PoE (Power over Ethernet) systems |
US10732688B2 (en) | 2018-03-09 | 2020-08-04 | Cisco Technology, Inc. | Delivery of AC power with higher power PoE (power over ethernet) systems |
US10698040B2 (en) | 2018-03-09 | 2020-06-30 | Cisco Technology, Inc. | Verification of cable application and reduced load cable removal in power over communications systems |
US10698041B2 (en) | 2018-03-09 | 2020-06-30 | Cisco Technology, Inc. | Verification of cable application and reduced load cable removal in power over communications systems |
US11782491B2 (en) | 2018-03-09 | 2023-10-10 | Cisco Technology, Inc. | Delivery of AC power with higher power PoE (power over ethernet) systems |
US11327126B2 (en) | 2018-03-09 | 2022-05-10 | Cisco Technology, Inc. | Verification of cable application and reduced load cable removal in power over communications systems |
US10631443B2 (en) | 2018-03-12 | 2020-04-21 | Cisco Technology, Inc. | Splitting of combined delivery power, data, and cooling in a communications network |
US11191189B2 (en) | 2018-03-12 | 2021-11-30 | Cisco Technology, Inc. | Splitting of combined delivery power, data, and cooling in a communications network |
US10672537B2 (en) | 2018-03-30 | 2020-06-02 | Cisco Technology, Inc. | Interface module for combined delivery power, data, and cooling at a network device |
US11683190B2 (en) | 2018-04-05 | 2023-06-20 | Cisco Technology, Inc. | Wire fault and electrical imbalance detection for power over communications cabling |
US12052112B2 (en) | 2018-04-05 | 2024-07-30 | Cisco Technology, Inc. | Wire fault and electrical imbalance detection for power over communications cabling |
US10958471B2 (en) | 2018-04-05 | 2021-03-23 | Cisco Technology, Inc. | Method and apparatus for detecting wire fault and electrical imbalance for power over communications cabling |
US10735105B2 (en) | 2018-05-04 | 2020-08-04 | Cisco Technology, Inc. | High power and data delivery in a communications network with safety and fault protection |
US11258520B2 (en) | 2018-05-04 | 2022-02-22 | Cisco Technology, Inc. | High power and data delivery in a communications network with safety and fault protection |
US10588241B2 (en) | 2018-05-11 | 2020-03-10 | Cisco Technology, Inc. | Cooling fan control in a modular electronic system during online insertion and removal |
US11038307B2 (en) | 2018-05-25 | 2021-06-15 | Cisco Technology, Inc. | Cable power rating identification for power distribution over communications cabling |
US10582639B1 (en) | 2018-09-14 | 2020-03-03 | Cisco Technology, Inc. | Liquid cooling distribution in a modular electronic system |
US11191185B2 (en) | 2018-09-14 | 2021-11-30 | Cisco Technology, Inc. | Liquid cooling distribution in a modular electronic system |
US10763749B2 (en) | 2018-11-14 | 2020-09-01 | Cisco Technology, Inc | Multi-resonant converter power supply |
US10790997B2 (en) | 2019-01-23 | 2020-09-29 | Cisco Technology, Inc. | Transmission of pulse power and data in a communications network |
US12061506B2 (en) | 2019-01-23 | 2024-08-13 | Cisco Technology, Inc. | Transmission of pulse power and data over a wire pair |
US11444791B2 (en) | 2019-01-23 | 2022-09-13 | Cisco Technology, Inc. | Transmission of pulse power and data in a communications network |
US11061456B2 (en) | 2019-01-23 | 2021-07-13 | Cisco Technology, Inc. | Transmission of pulse power and data over a wire pair |
US11630497B2 (en) | 2019-01-23 | 2023-04-18 | Cisco Technology, Inc. | Transmission of pulse power and data over a wire pair |
US11848790B2 (en) | 2019-01-23 | 2023-12-19 | Cisco Technology, Inc. | Transmission of pulse power and data in a communications network |
US10680836B1 (en) | 2019-02-25 | 2020-06-09 | Cisco Technology, Inc. | Virtualized chassis with power-over-Ethernet for networking applications |
US11063774B2 (en) | 2019-02-25 | 2021-07-13 | Cisco Technology, Inc. | Virtualized chassis with power-over-ethernet for networking applications |
US11456883B2 (en) | 2019-03-13 | 2022-09-27 | Cisco Technology, Inc. | Multiple phase pulse power in a network communications system |
US10849250B2 (en) | 2019-03-14 | 2020-11-24 | Cisco Technology, Inc. | Integration of power, data, cooling, and management in a network communications system |
US11212937B2 (en) | 2019-03-21 | 2021-12-28 | Cisco Technology, Inc. | Method and system for preventing or correcting fan reverse rotation during online installation and removal |
US11990952B2 (en) | 2019-11-01 | 2024-05-21 | Cisco Technology, Inc. | Initialization and synchronization for pulse power in a network system |
US11916614B2 (en) | 2019-11-01 | 2024-02-27 | Cisco Technology, Inc. | Initialization and synchronization for pulse power in a network system |
US11063630B2 (en) | 2019-11-01 | 2021-07-13 | Cisco Technology, Inc. | Initialization and synchronization for pulse power in a network system |
US11252811B2 (en) | 2020-01-15 | 2022-02-15 | Cisco Technology, Inc. | Power distribution from point-of-load with cooling |
US11770007B2 (en) | 2020-01-17 | 2023-09-26 | Cisco Technology, Inc. | Method and system for integration and control of power for consumer power circuits |
US11853138B2 (en) | 2020-01-17 | 2023-12-26 | Cisco Technology, Inc. | Modular power controller |
US11621565B2 (en) | 2020-01-17 | 2023-04-04 | Cisco Technology, Inc. | Method and system for integration and control of power for consumer power circuits |
US11088547B1 (en) | 2020-01-17 | 2021-08-10 | Cisco Technology, Inc. | Method and system for integration and control of power for consumer power circuits |
US11894936B2 (en) | 2020-02-25 | 2024-02-06 | Cisco Technology, Inc. | Power adapter for power supply unit |
US11438183B2 (en) | 2020-02-25 | 2022-09-06 | Cisco Technology, Inc. | Power adapter for power supply unit |
US11909320B2 (en) | 2020-02-28 | 2024-02-20 | Cisco Technology, Inc. | Multi-phase pulse power short reach distribution |
US11637497B2 (en) | 2020-02-28 | 2023-04-25 | Cisco Technology, Inc. | Multi-phase pulse power short reach distribution |
US11320610B2 (en) | 2020-04-07 | 2022-05-03 | Cisco Technology, Inc. | Integration of power and optics through cold plate for delivery to electronic and photonic integrated circuits |
US11906799B2 (en) | 2020-04-07 | 2024-02-20 | Cisco Technology, Inc. | Integration of power and optics through cold plates for delivery to electronic and photonic integrated circuits |
US11307368B2 (en) | 2020-04-07 | 2022-04-19 | Cisco Technology, Inc. | Integration of power and optics through cold plates for delivery to electronic and photonic integrated circuits |
Also Published As
Publication number | Publication date |
---|---|
US20080043546A1 (en) | 2008-02-21 |
US6931467B2 (en) | 2005-08-16 |
US6470405B2 (en) | 2002-10-22 |
US20020004865A1 (en) | 2002-01-10 |
US20050066114A1 (en) | 2005-03-24 |
US7287109B2 (en) | 2007-10-23 |
US20020087790A1 (en) | 2002-07-04 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7287109B2 (en) | Method of controlling a memory device having a memory core | |
US6122688A (en) | Protocol for communication with dynamic memory | |
US6810449B1 (en) | Protocol for communication with dynamic memory | |
US6622228B2 (en) | System and method of processing memory requests in a pipelined memory controller | |
US6745309B2 (en) | Pipelined memory controller | |
US6088774A (en) | Read/write timing for maximum utilization of bidirectional read/write bus | |
US6026464A (en) | Memory control system and method utilizing distributed memory controllers for multibank memory | |
US6002882A (en) | Bidirectional communication port for digital signal processor | |
KR100341948B1 (en) | Data processor with controlled burst memory access function and its method | |
US20020023200A1 (en) | Method and apparatus for synchronous data transfers in a memory device with selectable data or address paths | |
US5278974A (en) | Method and apparatus for the dynamic adjustment of data transfer timing to equalize the bandwidths of two buses in a computer system having different bandwidths | |
US20040107324A1 (en) | DDR SDRAM memory controller with multiple dependency request architecture and intelligent requestor interface | |
JPH09213070A (en) | Hidden ) type pseudcache dram | |
EP0940757A2 (en) | Traffic controller using priority and burst control for reducing access latency | |
EP0921468A1 (en) | Memory control using memory state information for reducing access latency |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |