US20060022279A1 - Semiconductor constructions - Google Patents
Semiconductor constructions Download PDFInfo
- Publication number
- US20060022279A1 US20060022279A1 US11/211,911 US21191105A US2006022279A1 US 20060022279 A1 US20060022279 A1 US 20060022279A1 US 21191105 A US21191105 A US 21191105A US 2006022279 A1 US2006022279 A1 US 2006022279A1
- Authority
- US
- United States
- Prior art keywords
- source
- construction
- doped
- transistor
- dopant
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
- 238000010276 construction Methods 0.000 title claims abstract description 132
- 239000004065 semiconductor Substances 0.000 title claims abstract description 42
- 238000002955 isolation Methods 0.000 claims abstract description 34
- 229910052738 indium Inorganic materials 0.000 claims abstract description 33
- APFVFJFRJDLVQX-UHFFFAOYSA-N indium atom Chemical compound [In] APFVFJFRJDLVQX-UHFFFAOYSA-N 0.000 claims abstract description 33
- 125000006850 spacer group Chemical group 0.000 claims abstract description 33
- 239000002019 doping agent Substances 0.000 claims description 104
- 239000000463 material Substances 0.000 claims description 95
- 239000000758 substrate Substances 0.000 claims description 41
- 239000007943 implant Substances 0.000 claims description 18
- ZOXJGFHDIHLPTG-UHFFFAOYSA-N Boron Chemical compound [B] ZOXJGFHDIHLPTG-UHFFFAOYSA-N 0.000 abstract description 29
- 229910052796 boron Inorganic materials 0.000 abstract description 29
- 238000000034 method Methods 0.000 abstract description 27
- 239000010410 layer Substances 0.000 description 52
- 125000004429 atom Chemical group 0.000 description 31
- 239000012634 fragment Substances 0.000 description 29
- 229920002120 photoresistant polymer Polymers 0.000 description 29
- 239000011248 coating agent Substances 0.000 description 28
- 238000000576 coating method Methods 0.000 description 28
- 230000000873 masking effect Effects 0.000 description 23
- 230000015572 biosynthetic process Effects 0.000 description 17
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 8
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 7
- 230000008569 process Effects 0.000 description 7
- 229910052710 silicon Inorganic materials 0.000 description 7
- 239000010703 silicon Substances 0.000 description 7
- 230000004913 activation Effects 0.000 description 6
- 238000009792 diffusion process Methods 0.000 description 6
- 229910052751 metal Inorganic materials 0.000 description 6
- 239000002184 metal Substances 0.000 description 6
- 238000003860 storage Methods 0.000 description 5
- 229910052581 Si3N4 Inorganic materials 0.000 description 4
- 238000000151 deposition Methods 0.000 description 4
- 238000000059 patterning Methods 0.000 description 4
- 229910021332 silicide Inorganic materials 0.000 description 4
- FVBUAEGBCNSCDD-UHFFFAOYSA-N silicide(4-) Chemical compound [Si-4] FVBUAEGBCNSCDD-UHFFFAOYSA-N 0.000 description 4
- 239000000377 silicon dioxide Substances 0.000 description 4
- 235000012239 silicon dioxide Nutrition 0.000 description 4
- HQVNEWCFYHHQES-UHFFFAOYSA-N silicon nitride Chemical compound N12[Si]34N5[Si]62N3[Si]51N64 HQVNEWCFYHHQES-UHFFFAOYSA-N 0.000 description 4
- 239000005380 borophosphosilicate glass Substances 0.000 description 3
- 230000003247 decreasing effect Effects 0.000 description 3
- 230000000694 effects Effects 0.000 description 3
- 238000005530 etching Methods 0.000 description 3
- 230000006870 function Effects 0.000 description 3
- 238000004519 manufacturing process Methods 0.000 description 3
- 230000009467 reduction Effects 0.000 description 3
- 239000000243 solution Substances 0.000 description 3
- 229910052785 arsenic Inorganic materials 0.000 description 2
- RQNWIZPPADIBDY-UHFFFAOYSA-N arsenic atom Chemical compound [As] RQNWIZPPADIBDY-UHFFFAOYSA-N 0.000 description 2
- 238000000429 assembly Methods 0.000 description 2
- 230000000712 assembly Effects 0.000 description 2
- 230000004888 barrier function Effects 0.000 description 2
- 239000003990 capacitor Substances 0.000 description 2
- 239000003989 dielectric material Substances 0.000 description 2
- 230000005669 field effect Effects 0.000 description 2
- 229910052733 gallium Inorganic materials 0.000 description 2
- 125000005843 halogen group Chemical group 0.000 description 2
- BHEPBYXIRTUNPN-UHFFFAOYSA-N hydridophosphorus(.) (triplet) Chemical compound [PH] BHEPBYXIRTUNPN-UHFFFAOYSA-N 0.000 description 2
- 150000002736 metal compounds Chemical class 0.000 description 2
- 229910001092 metal group alloy Inorganic materials 0.000 description 2
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 2
- 229920005591 polysilicon Polymers 0.000 description 2
- 230000002829 reductive effect Effects 0.000 description 2
- 239000002210 silicon-based material Substances 0.000 description 2
- 239000004094 surface-active agent Substances 0.000 description 2
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 239000002253 acid Substances 0.000 description 1
- 230000002411 adverse Effects 0.000 description 1
- 239000007864 aqueous solution Substances 0.000 description 1
- 230000006399 behavior Effects 0.000 description 1
- 230000008859 change Effects 0.000 description 1
- 239000011247 coating layer Substances 0.000 description 1
- 238000007796 conventional method Methods 0.000 description 1
- 238000004132 cross linking Methods 0.000 description 1
- 239000011243 crosslinked material Substances 0.000 description 1
- 230000005684 electric field Effects 0.000 description 1
- 239000007772 electrode material Substances 0.000 description 1
- -1 for example Substances 0.000 description 1
- 238000011065 in-situ storage Methods 0.000 description 1
- 150000002500 ions Chemical class 0.000 description 1
- 230000014759 maintenance of location Effects 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 150000004767 nitrides Chemical class 0.000 description 1
- 230000036961 partial effect Effects 0.000 description 1
- 238000000206 photolithography Methods 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- XLYOFNOQVPJJNP-UHFFFAOYSA-N water Substances O XLYOFNOQVPJJNP-UHFFFAOYSA-N 0.000 description 1
- 239000011850 water-based material Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/09—Manufacture or treatment with simultaneous manufacture of the peripheral circuit region and memory cells
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28026—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor
- H01L21/28035—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities
- H01L21/28044—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon characterised by the conductor the final conductor layer next to the insulator being silicon, e.g. polysilicon, with or without impurities the conductor comprising at least another non-silicon conductive layer
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823412—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the channel structures, e.g. channel implants, halo or pocket implants, or channel materials
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823418—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
- H01L21/823425—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures manufacturing common source or drain regions between a plurality of conductor-insulator-semiconductor structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/02—Semiconductor bodies ; Multistep manufacturing processes therefor
- H01L29/06—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
- H01L29/10—Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
- H01L29/1025—Channel region of field-effect devices
- H01L29/1029—Channel region of field-effect devices of field-effect transistors
- H01L29/1033—Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure
- H01L29/1041—Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure with a non-uniform doping structure in the channel region surface
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/40—Electrodes ; Multistep manufacturing processes therefor
- H01L29/43—Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
- H01L29/49—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
- H01L29/4916—Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET the conductor material next to the insulator being a silicon layer, e.g. polysilicon doped with boron, phosphorus or nitrogen
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66537—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using a self aligned punch through stopper or threshold implant under the gate region
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66553—Unipolar field-effect transistors with an insulated gate, i.e. MISFET using inside spacers, permanent or not
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66575—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
- H01L29/66583—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate with initial gate mask or masking layer complementary to the prospective gate location, e.g. with dummy source and drain contacts
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/66007—Multistep manufacturing processes
- H01L29/66075—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
- H01L29/66227—Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
- H01L29/66409—Unipolar field-effect transistors
- H01L29/66477—Unipolar field-effect transistors with an insulated gate, i.e. MISFET
- H01L29/66568—Lateral single gate silicon transistors
- H01L29/66575—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate
- H01L29/6659—Lateral single gate silicon transistors where the source and drain or source and drain extensions are self-aligned to the sides of the gate with both lightly doped source and drain extensions and source and drain self-aligned to the sides of the gate, e.g. lightly doped drain [LDD] MOSFET, double diffused drain [DDD] MOSFET
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L29/00—Semiconductor devices specially adapted for rectifying, amplifying, oscillating or switching and having potential barriers; Capacitors or resistors having potential barriers, e.g. a PN-junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof ; Multistep manufacturing processes therefor
- H01L29/66—Types of semiconductor device ; Multistep manufacturing processes therefor
- H01L29/68—Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
- H01L29/76—Unipolar devices, e.g. field effect transistors
- H01L29/772—Field effect transistors
- H01L29/78—Field effect transistors with field effect produced by an insulated gate
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/05—Making the transistor
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/77—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate
- H01L21/78—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices
- H01L21/82—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components
- H01L21/822—Manufacture or treatment of devices consisting of a plurality of solid state components or integrated circuits formed in, or on, a common substrate with subsequent division of the substrate into plural individual devices to produce devices, e.g. integrated circuits, each consisting of a plurality of components the substrate being a semiconductor, using silicon technology
- H01L21/8232—Field-effect technology
- H01L21/8234—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type
- H01L21/823418—MIS technology, i.e. integration processes of field effect transistors of the conductor-insulator-semiconductor type with a particular manufacturing method of the source or drain structures, e.g. specific source or drain implants or silicided source or drain structures or raised source or drain structures
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/48—Data lines or contacts therefor
- H10B12/485—Bit line contacts
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/48—Data lines or contacts therefor
- H10B12/488—Word lines
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/914—Doping
- Y10S438/919—Compensation doping
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S438/00—Semiconductor device manufacturing: process
- Y10S438/975—Substrate or mask aligning feature
Definitions
- the invention pertains to semiconductor constructions and methods of forming semiconductor constructions.
- the invention pertains to methods of forming DRAM constructions.
- DRAM dynamic random access memory
- IBL drain-induced barrier lowering
- GIDL gate-induced drain leakage
- SSC stress-induced leakage current
- a ratio of I on (drive current) to I off (sub-threshold leakage) can be utilized as a figure of merit for determining if access devices are performing adequately. It is found that reducing gate oxide thickness of access devices can improve a sub-threshold behavior of the devices while simultaneously increasing a drive current. However, a threshold voltage of a device reduces with the decrease in gate oxide thickness. Increasing dopant levels in channels of the devices can increase the threshold voltage to an acceptable level and compensate for the reduction in gate oxide thickness, but can increase junction leakage in source/drain regions. Additionally, the increased dopant level in a channel of a device can adversely cause junction capacitance to increase, cause channel mobility reduction, and reduce the current drive of the device.
- the invention encompasses a semiconductor construction having a pair of channel regions within a semiconductor substrate.
- Each of the channel regions has a sub-region which is doped with indium or heavy atom acceptor atoms such as Ga or TI.
- the channel also contains boron surrounding the sub-region.
- a pair of transistor constructions is disposed over the semiconductor substrate, each of the transistor constructions is disposed over one of the channel regions.
- the pair of transistor constructions is separated by an isolation region which isolates the transistor constructions from one another.
- Each transistor construction has a transistor gate that is substantially laterally centered over the corresponding channel region. Each of the gates is wider than the underlying indium doped sub-region.
- the invention encompasses a semiconductor construction having a first and a second transistor construction over a semiconductive substrate material.
- Each of the first and second transistor constructions has opposing sidewalls and a pair of insulative spacers along the sidewalls.
- the first transistor construction is disposed between a first and a second source/drain region within the substrate. A first end of the first source/drain region extends beneath the spacer on a first side of the first transistor construction and the second source/drain region extends beneath the spacer on an opposing second side of the first transistor construction.
- the second transistor construction is disposed between a third and a fourth source/drain region within the substrate. A first side of the fourth source/drain region extends beneath the spacer on a first side of the second transistor construction.
- the third source/drain region extends beneath the spacer on an opposing second side of the second transistor construction.
- the first, second, third and fourth source/drain regions are commonly doped with a first type of dopant.
- a source/drain extension which is doped with a second type of dopant is associated with the first side of the first source/drain region and extends the first side of the first source/drain region farther beneath the first transistor construction.
- Source/drain extensions are absent from a second side of the first source/drain region and are also absent from the second source/drain region.
- the invention also encompasses methods of forming semiconductor constructions.
- FIG. 1 is a diagrammatic, cross-sectional view of a fragment of a semiconductor wafer construction which can be formed in particular embodiments of the present invention.
- FIG. 2 is a diagrammatic, cross-sectional view of a fragment of a semiconductor wafer construction at a preliminary stage of a fabrication sequence which can be utilized in forming the FIG. 1 structure.
- FIG. 3 is a view of the FIG. 2 wafer fragment shown at a processing stage subsequent to that of FIG. 2 .
- FIG. 4 is a view of the FIG. 2 fragment shown at a processing stage subsequent to that of FIG. 3 .
- FIG. 5 is a view of the FIG. 2 fragment shown at a processing stage subsequent to that of FIG. 4 .
- FIG. 6 is a view of the FIG. 2 fragment shown at a processing stage subsequent to that of FIG. 5 .
- FIG. 7 is a view of the FIG. 2 fragment shown at a processing stage subsequent to that of FIG. 6 .
- FIG. 8 is a view of the FIG. 2 fragment shown at a processing stage subsequent to that of FIG. 7 .
- FIG. 9 is a view of the FIG. 2 fragment shown at a processing stage subsequent to that of FIG. 8 .
- FIG. 10 is a view of the FIG. 2 fragment shown at a processing stage subsequent to that of FIG. 9 .
- FIG. 11 is a view of the FIG. 2 fragment shown at a processing stage subsequent to that of FIG. 10 .
- FIG. 12 is a view of the FIG. 2 fragment shown at a processing stage subsequent to that of FIG. 11 .
- FIG. 13 is a view of the FIG. 2 fragment shown at a processing stage subsequent to that of FIG. 12 .
- FIG. 14 is a diagrammatic, cross-sectional view of a fragment of a semiconductor wafer construction which can be formed in a second embodiment of the present invention.
- FIG. 15 is a view of the FIG. 2 wafer fragment shown at an alternate processing stage subsequent to that of FIG. 2 .
- FIG. 16 is a view of the FIG. 2 fragment shown at a processing stage subsequent to that of FIG. 15 .
- FIG. 17 is a view of the FIG. 2 fragment shown at a processing stage subsequent to that of FIG. 16 .
- FIG. 18 is a view of the FIG. 2 fragment shown at a processing stage subsequent to that of FIG. 17 .
- FIG. 19 is a view of the FIG. 2 fragment shown at a processing step subsequent to that of FIG. 18 .
- FIG. 20 is a view of the FIG. 2 fragment shown at a processing stage subsequent to that of FIG. 19 .
- FIG. 21 is a diagrammatic, cross-sectional view of a fragment of a semiconductor wafer construction which can be formed in a third embodiment of the present invention.
- FIG. 22 is a diagrammatic, cross-sectional view of a fragment of a semiconductor wafer construction which can be formed in a fourth embodiment of the present invention.
- FIG. 23 is a view of the FIG. 2 fragment shown at an alternative processing stage of a construction similar to that shown in FIG. 14 .
- FIG. 24 is a view of the FIG. 2 fragment shown at a processing step subsequent to that of FIG. 23 .
- FIG. 25 is a diagrammatic, cross-sectional view of a fragment of a semiconductor wafer construction which can be formed in a fifth embodiment of the present invention.
- FIG. 26 is a diagrammatic, cross-sectional view of a fragment of a semiconductor wafer construction at a preliminary stage of a fabrication sequence according to an alternative embodiment of the present invention.
- FIG. 27 is a view of the FIG. 26 wafer fragment shown at a processing stage subsequent to that of FIG. 26 .
- FIG. 28 is a view of the FIG. 26 fragment shown at a processing stage subsequent to that of FIG. 27 .
- FIG. 29 is a view of the FIG. 26 fragment shown at a processing stage subsequent to that of FIG. 28 .
- FIG. 1 illustrates a semiconductor construction 10 encompassed by particular aspects of the present invention.
- Construction 10 comprises a substrate 12 .
- substrate 12 the terms “semiconductive substrate” and “semiconductor substrate” are defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials).
- substrate refers to any supporting structure, including, but not limited to, the semiconductive substrates described above.
- construction 10 can correspond to a DRAM array.
- Construction 10 comprises a pair of field effect transistor devices 14 and 16 supported by substrate 12 , and also comprises a device 38 having a different threshold voltage than devices 14 and 16 .
- Device 38 can be utilized for electrically isolating devices 14 and 16 from one another as discussed below.
- Each of devices 14 and 16 comprises a transistor gate stack 22 which includes an insulative material 24 , a conductively doped semiconductive material 26 (also referred to as a gate layer), an electrically conductive mass 28 , and an insulative cap 30 .
- Insulative material 24 can comprise, for example, one or more of silicon nitride, silicon dioxide and silicon oxynitride. Insulative material 24 typically comprises silicon dioxide, and can be referred to as gate oxide.
- Conductively-doped material 26 can comprise, for example, conductively-doped silicon.
- the silicon is typically in an amorphous and/or polycrystalline form.
- the dopant can comprise n-type dopant (such as, for example, phosphorous or arsenic), or can comprise p-type dopant (such as, for example, boron).
- Conductive mass 28 will typically comprise a layer of silicide formed directly on an upper surface of a silicon material 26 ; or a layer of metal formed directly on (i.e. physically against) a barrier layer of WN x or TiN, which in turn is on the silicon material 26 .
- Insulative cap 30 can comprise, for example, one or both of silicon nitride and silicon dioxide.
- the gate stacks comprise sidewalls, and electrically insulative spacers 32 are formed along such sidewalls.
- Spacers 32 can comprise, for example, silicon nitride, and can be formed by depositing a material conformally over substrate 12 and gate stacks 22 , and subsequently anisotropically etching such material.
- a plurality of source/drain regions 34 are provided within substrate 12 and between gate stacks 22 .
- Gate stacks 22 can be considered as being directly over segments of substrate 12 , and source/drain regions 34 can be considered as being spaced from one another by at least portions of such segments. In the shown constructions, source/drain regions 34 extend the entire spacer width under spacers 32 .
- Source/drain regions 34 are conductively-doped diffusion regions extending into substrate 12 .
- transistor constructions 14 and 16 will be NMOS transistors, and accordingly source/drain regions 34 will be n-type doped diffusion regions.
- the majority dopant within diffusion regions 34 will be n-type dopant.
- the term “majority dopant” refers to the dopant that is most abundant within the regions. Accordingly, if both p-type and n-type dopant are present in the regions, the majority dopant type will be that which is most prevalent.
- the stack 36 discussed in more detail below
- the stack 36 discussed in more detail below
- the source/drain regions 34 extend under spacers 32 in the shown construction. It is to be understood however that other structures can be formed in which the source/drain regions do not extend underneath the spacers, or even in which at least some of the spacers are eliminated. Additionally, source/drain regions 34 can extend beneath spacers 32 less than the full spacer width, can extend the full spacer-width or can extend beyond the spacer to beneath the corresponding stack (not shown).
- the various source/drain regions are connected to either capacitor constructions 42 or digit lines 44 to define various memory cell units of the DRAM memory array.
- Isolation region 38 extends between transistor constructions 14 and 16 , and can be utilized to electrically isolate such transistor constructions from one another.
- Isolation region 38 comprises stack 36 similar to stacks 22 of gate constructions 14 and 16 .
- Stack 36 comprises the insulative material 24 , conductive mass 28 and insulative cap 34 utilized in gate stacks 22 .
- stack 36 can differ from gate stacks 22 in having a heavily doped material 40 which is differentially doped than the material 26 of stacks 22 .
- material 40 can comprise silicon doped with significant concentrations of an opposite type dopant as that primarily utilized in source drain regions 34 .
- material 40 can primarily comprise p-type dopant.
- the utilization of p-type dopant as a majority dopant within doped gate layer 40 while having source/drain regions 34 with n-type dopant as majority dopant, can cause stack 40 to have a high threshold voltage relative to adjacent devices. This can enable stack 36 to function primarily as an isolation region at particular threshold voltages utilized to drive adjacent devices, rather than as a transistor construction.
- material 40 can comprise significant concentrations of both p-type and n-type dopant, and can, for example, comprise concentrations from 1 ⁇ 10 18 atoms/cm 3 to 5 ⁇ 10 21 atoms/cm 3 of both p-type and n-type dopants.
- a concentration of the dopant can be about 1 ⁇ 10 20 atoms/cm 3 .
- material 40 can comprises essentially one type of dopant (i.e. at least 99% of the dopant within material 54 can be p-type) or material 40 can effectively comprise two types of dopant (in other words, less than 99% of the dopant within material 40 is p-type).
- material 40 can be majority n-doped arid coupled to a suitable electrical bias so that isolation device 38 appropriately functions as a grounded gate.
- stack 36 is utilized as an isolation region, it can be described as an isolation region having a mass 40 of material extending between a pair of adjacent source/drain regions 34 .
- the adjacent source/drain regions can, as shown, extend the full spacer-width under spacers 32 associated with stack 36 .
- the adjacent source/drain regions 32 can extend a partial spacer-width beneath spacers 32 or can extend under the gate electrode (i.e. can extend under mass 40 ).
- Stack 36 is shown having conductive layer 28 in contact with other electrical circuitry 48 .
- the other circuitry 48 can be an electrical ground associated with construction 10 , or can be slightly positive or negative relative to ground as long as device 36 does not turn on an underlying channel.
- the apparent or effective thickness of gate oxide 24 within stack 36 can change relative to that of stacks 22 .
- the effective electrical thickness of the gate oxide will be increased in stack 36 relative to stacks 22 .
- silicon layer 40 has a lower effective concentration of n-type dopant than do silicon layers 26 .
- silicon layer 40 has a lower effective concentration of n-type dopant than do silicon layers 26 .
- Such can be accomplished by initially providing layer 40 to have the same n-type dopant concentration as do layers 26 , and subsequently adding sufficient p-type dopant to layer 40 to alter electrically properties of layer 40 .
- the p-type dopant concentration can be sufficient to overwhelm the n-type dopant concentration (i.e. to form the p-type dopant as the majority dopant in layer 40 ), or alternatively can be sufficient to simply have a measurable effect on the work function of a transistor construction comprising stack 36 .
- a doped pocket region 46 can be provided within a semiconductive material of substrate 12 beneath isolation structure 38 .
- Doped pocket region 46 can be doped with a heavy p-type atom such as, for instance, indium.
- doped region 46 can additionally be doped with at least one other p-type dopant such as, for example, boron. It can be advantageous to provide indium or other heavy p-type dopant, such as Ga or TI, in the pocket region 46 beneath isolation structure 38 to increase the threshold voltage of isolation gate 36 . Further, indium within pocket region 46 can enhance retention of dopant centrally beneath isolation device 38 . The relatively low diffusivity of indium can minimize diffusion of dopant toward the storage node junction and thereby minimize junction leakage.
- a lower dosage of the additional p-type dopant can be utilized relative to concentrations typically used to minimize charge leakage between nodes across a grounded gate device 38 .
- Indium can be provided within pocket region 46 to a concentration of from about 1 ⁇ 10 12 atoms/cm 3 to about 1 ⁇ 10 13 atoms/cm 3 . If pocket region 46 is additionally doped with boron, boron can be provided to a concentration of from about 1 ⁇ 10 12 atoms/cm 3 to about 2 ⁇ 10 12 atoms/cm 3 .
- Activation of implanted indium can comprise activation by thermal processing at a temperature of about 900° C. for between about 1 minute and about 6 minutes, preferably from about 1 minute to about 2 minutes. Such activation can occur during a reflow of borophosphosilicate glass (BPSG) or can occur in an independent step.
- BPSG borophosphosilicate glass
- Doped region 46 preferably has a lateral widths that is less than the width of gate stack 36 .
- pocket region 46 is substantially centered beneath device 38 and comprises a lateral width that is less than or equal to the total width of device 38 , the total width of device 38 being the furthest distance between outer edges of the pair of sidewall spacers 32 associated with gate stack 36 .
- the heavy p-type atom dopant in doped region 46 is separated from each neighboring source/drain region 34 by a gap.
- the doped pocket region can be referred to as a sub-region of a doped region.
- FIG. 1 shows heavily doped material 40 of gate stack 36 utilized in conjunction with doped channel region 46
- the invention encompasses embodiments wherein material 40 is substituted with alternative conductively doped semiconductor material such as the material utilized for layer 26 in gate stacks 22 .
- construction 10 can comprise doped channel regions within regions of substrate 12 underlying stacks 22 (not shown).
- doped channel regions beneath the transistor devices can be doped with a non-heavy p-type dopant such as, for example boron.
- boron doped channel regions can lack additionally added heavy p-type dopants and can have boron implanted to a concentration of from about 5 ⁇ 10 12 atoms/cm 3 to about 9 ⁇ 10 12 atoms/cm 3 .
- conductive mass 28 can comprise a silicide layer which is formed directly on (physically against) layer 40 , and can further comprise a metal layer, metal compound layer, and/or metal alloy layer which is formed over and physically against the silicide layer.
- Stack 36 can be considered to be within a DRAM array, and the array can be, for example, a 6 F 2 or 8 F 2 array.
- FIG. 1 A method of forming the construction of FIG. 1 is described with references to FIGS. 2-13 .
- FIGS. 2-13 Similar numbering will be used as was utilized above in describing FIG. 1 , as appropriate.
- wafer construction 10 is shown at a preliminary processing stage.
- Construction 10 comprises substrate 12 , insulative layer 24 , and a masking material 102 formed over insulative layer 24 .
- Masking material 102 can comprise, for example, either positive or negative photoresist, and in particular embodiments can comprise M108YTM from JSRTM Corporation of Japan.
- photoresist 102 is photolithographically patterned into a pair of adjacent and spaced blocks 104 and 106 .
- Block 104 has a sidewall edge 105 and a top edge 107 . It is to be understood that the term “block” is utilized herein to generically refer to any patterned shape, including for example, rectangular shapes, square shapes or shapes with curved edges.
- blocks 104 and 106 are formed in physical contact with insulative material 24 . It is to be understood that the invention encompasses other embodiments (not shown) wherein masking material 102 is formed directly on a semiconductive material of substrate 12 in the absence of insulative layer 24 to result in blocks that are physically against substrate 12 .
- a gap 110 extends between patterned blocks 104 and 106 , and in the shown embodiment an upper surface 112 of insulative material 24 is exposed within gap 110 .
- Patterned blocks 104 and 106 can be considered to cover a first portion of insulative layer 24 , and to leave a second portion of layer 24 uncovered. In embodiments having material 102 formed in an absence of layer 24 (not shown), patterned blocks 104 and 106 can cover a first portion of substrate 12 and leave a second portion of the substrate material uncovered.
- a coating 114 is formed over patterned photoresist blocks 104 and 106 , and within gap 110 .
- Coating 114 covers at least some of the portion of insulative material 24 that is exposed between blocks 104 and 106 , and in the shown embodiment covers all of the exposed portion of insulative material 24 .
- Coating 114 is a material other than photoresist, and in particular applications, corresponds to a material designated as AZ R200TM by Clariant International, Ltd.
- Coating 114 is physically against photoresist blocks 104 and 106 , and corresponds to a material which can be selectively removed from over exposed portion 112 of insulative material 24 , while remaining adhered to the photoresist of blocks 104 and 106 .
- coating 114 corresponds to the material designated as AZ R200TM, and is coated across an entirety of a semiconductive wafer, and is subsequently spun dry.
- AZ R200TM is a water-based material, so it is preferable to conduct the procedures associated with AZ R200TM in a separate chamber from the procedures utilized in exposing and developing photoresist, since water can interfere with standard photoresist processing.
- a preferred process of the present invention comprises forming a photoresist mass 102 and photolithographically processing such mass in a separate “bowl” or chamber from that utilized during formation of coating 114 .
- semiconductor construction 10 is baked at a temperature of from about 100° C. to about 120° C. Such baking is thought to diffuse acid from resist 102 into the AZ R200TM, and crosslink the layer of AZ R200TM across resist blocks 104 and 106 .
- the crosslinking can bond the coating to blocks 104 and 106 and/or form the coating into a shell tightly adhered with blocks 104 and 106 .
- the material designated as AZ R200TM is but one material which can be utilized in methodology of the present invention. Other materials which selectively bond or adhere to photoresist blocks 104 and 106 can be used alternatively to the material designated as AZ R200TM.
- coating 114 is exposed to conditions which selectively remove the coating from between blocks 104 and 106 , while leaving a layer of the coating against blocks 104 and 106 .
- the coating comprises AZ R200TM
- such removal can be accomplished by exposing semiconductor construction 10 to an aqueous solution comprising surfactant.
- a suitable aqueous surfactant solution is the material marketed as “SOLUTION CTM” by Clariant International, Ltd.
- construction 10 can be subjected to a so-called hard bake at a temperature of from about 130° C. to about 140° C. after removal of the non-crosslinked material. Such hard bake can fully dry and further crosslink the portions of coating 114 remaining around blocks 104 and 106 .
- the coating 114 remaining around a photoresist block can be considered to define a second block which extends laterally outward beyond edges of the photoresist block.
- the coating 114 over photoresist block 104 defines lateral edge 116 which extends laterally outward beyond lateral edge 105 of block 104 , and also defines a top edge 115 which extends elevationally above the top edge 107 of block 104 .
- the coating 114 around block 106 comprises a lateral edge 119 which extends laterally outward beyond the lateral edge 109 of block 106 , and further comprises a top edge 117 which is elevationally above the top edge 111 of block 106 .
- Photoresist block 104 and the coating 114 surrounding such photoresist block together define a masking block which is enlarged and laterally wider than was photoresist block 104 .
- photoresist block 106 and the coating 114 surrounding such photoresist block together define a masking block 120 which is enlarged and laterally wider than photoresist block 106 .
- Masking blocks 118 and 120 (also referred to as enlarged blocks) have a narrower gap between them than did photoresist blocks 104 and 106 . In other words coating 114 narrows gap 110 to reduce a dimension of such gap.
- a dopant 122 is implanted relative to construction 10 .
- Masking blocks 118 and 120 prevent the dopant from being implanted into the blocked regions of construction 10 .
- the unblocked region corresponds to a region within a surface area where stack 36 ( FIG. 1 ) is ultimately to be formed.
- Implanting dopant 122 forms a doped pocket region 46 as shown in FIG. 7 .
- Doped pocket region 46 has a width corresponding to the narrowed width of gap 110 .
- dopant 122 can comprise a single heavy p-type dopant such as indium or can comprise both a heavy p-type dopant and an additional p-type dopant such as, for example, boron.
- a non-heavy p-type dopant such as boron for example can be implanted into exposed region 112 ( FIG. 3 ) prior to forming coating layer 114 over photoresist blocks 104 and 106 .
- a second dopant can be implanted after formation of enlarged blocks 118 and 120 but in an independent step either prior to or subsequent to doping with the heavy p-type dopant.
- Dopant 122 can be activated by thermal processing at a temperature of from about 900° C. for about 1 minute to about 6 minutes, preferably from about 1 minute to about 2 minutes. Activation of dopant 122 can occur during reflow of BPSG or in an independent step.
- materials 102 and 114 are removed from over substrate 12 .
- the present invention can advantageously form doped pocket regions that are narrower than can be accomplished utilizing photolithographic processing alone. Specifically, if photoresist blocks 104 and 106 ( FIG. 3 ) are considered to be as close to one another as is possible by a particular photolithographic patterning process, then processing of the present invention has effectively defined new masking blocks 118 and 120 ( FIG. 5 ) which are closer together than could be achieved by photolithographic processing alone. In other words, if gap 110 was initially formed to have a minimum feature size achievable by photolithographic processing, then the formation of coating 114 has effectively reduced the feature size of gap 110 to below the minimum achievable feature size. In particular embodiments, the reduced width of gap 110 between blocks 118 and 120 can be less than or equal, to about half the width of gap 110 between blocks 104 and 106 prior to the formation of coating 114 .
- such insulative layer can be formed after the removal of materials 102 and 114 prior to subsequent processing.
- such channel regions can be formed by implanting dopant into the appropriate areas of the substrate after removal of materials 102 and 114 .
- such channels can be formed prior to formation of layer 102 . Formation of such channel regions can comprise implanting boron to a concentration of from about 5 ⁇ 10 12 atoms/cm 3 to about 9 ⁇ 10 12 atoms/cm 3 .
- mass 124 is formed over insulative layer 24 .
- Mass 124 can be undoped as initially deposited, or alternatively can be in situ doped. In the shown application, mass 124 is undoped, and accordingly has not acquired the properties of either mass 26 ( FIG. 1 ), or mass 40 ( FIG. 1 ).
- a patterned masking material 126 is formed over mass 124 , and such blocks portions of mass 124 .
- Masking material 126 can comprise, for example, photoresist and can be formed into the shown pattern by, for example, photolithographic processing.
- Masking material 126 covers a portion of construction 10 where stack 36 is ultimately to be formed while leaving other portions of construction 10 uncovered.
- a dopant 127 is implanted into construction 10 , and specifically is implanted into portions of material 124 ( FIG. 9 ) which are not covered by mask 126 . Such converts the material 124 to material 26 .
- Dopant 127 can comprise, for example, n-type dopant (such as phosphorous or arsenic).
- Dopant 127 can be provided to a concentration of at least 1 ⁇ 10 20 atoms/cm 3 , and typically is provided to a concentration of from about 1 ⁇ 10 20 atoms/cm 3 to about 5 ⁇ 10 21 atoms/cm 3 .
- masking material 126 is removed and replaced by another patterned masking material 128 .
- Masking material 128 can comprise, for example, photoresist and can be formed into the shown pattern by, for example, photolithographic processing. Masking material 128 covers some portion (of construction 110 while leaving a portion where stack 36 is ultimately to be formed uncovered.
- a dopant 129 is implanted into construction 10 , and specifically is implanted into portions of material 124 ( FIG. 9 ) which are not covered by mask 128 . Such converts the material to material 40 .
- Dopant 129 can comprise an opposite conductivity type relative to dopant 127 . Further, dopant 129 can be implanted to a concentration greater than 1 ⁇ 10 20 atoms/cm 3 .
- mask 126 FIG. 9
- dopant 127 implanted into an entirety of material 124 ( FIG. 9 ).
- mask 128 can be formed and dopant 129 implanted at a concentration higher than that of dopant 127 .
- the dopant 129 can then effectively overwhelm the dopant 127 within exposed (unblocked) region of construction 10 to form doped materials 40 and 26 .
- layer 28 can comprise silicide, metal, metal compounds and/or metal alloys; and layer 30 can comprise an insulative material such as, for example, silicon dioxide and/or silicon nitride.
- stacks 22 and 36 are patterned from the layers 24 , 26 , 28 , 30 and 40 of FIG. 12 .
- Such patterning can be accomplished by, for example, forming a patterned photoresist mask (not shown) over the layers, and subsequently transferring a pattern from the mask through the layers utilizing suitable etching conditions.
- the stacks 22 and 36 can be incorporated into the constructions of FIG. 1 by forming source/drain regions 34 (shown in FIG. 1 ) within substrate 12 , and forming sidewall spacers 32 (shown in FIG. 1 ).
- Source/drain regions 34 preferably can be formed to extend beneath sidewall spacers 32 of the of the corresponding transistor device 14 and 16 or isolation device 38 , without extending beneath the corresponding stack 22 or 36 .
- FIGS. 14-20 Another application of the invention is described with reference to FIGS. 14-20 . Similar numbering will be utilized in describing FIGS. 14-20 as was used above in describing FIGS. 1-13 where appropriate.
- Construction 10 shown in FIG. 14 can comprise all of the features shown in FIG. 1 , and can additionally comprise one or both of channel pocket implants 45 and 47 within channel regions underlying transistor gate stacks 22 .
- Channel pocket regions 45 and 47 can comprise implants of heavy p-type atoms such as, for example, indium.
- doped pocket regions 45 and 47 and the corresponding surrounding channel area can be additionally doped with a second p-type dopant such as, for example, boron. It can be advantageous to utilize indium pocket implants within a boron doped channel region of transistor devices to decrease the concentration of boron utilized in the channel region.
- the boron dose utilized in the channel region can be from about 1 ⁇ 10 12 atoms/cm 3 to about 2 ⁇ 10 12 atoms/cm 3 relative to typical boron dosed of from about 5 ⁇ 10 12 atoms/cm 3 to about 1 ⁇ 10 13 atoms/cm 3 that are utilized in channel regions in the absence of the channel pockets 45 and 47 of the present invention.
- FIG. 14 A method for forming the construction of FIG. 14 is described with reference to FIGS. 15-20 .
- the methods utilized in forming the construction shown in FIG. 14 can be as described above in reference to formation of the FIG. 1 construction, combined with the following alternative processing steps.
- wafer construction 10 is shown at an alternative processing stage subsequent to FIG. 2 .
- Masking material 102 FIG. 2
- Gaps 210 extend between patterned blocks 203 and 204 , between patterned blocks 204 and 206 , and between patterned blocks 206 and 208 .
- an upper surface 212 of insulative layer 24 is exposed within gaps 210 .
- patterned blocks 203 , 204 , 206 and 208 can be formed in the absence of layer 24 (not shown) and upper surface 212 can comprise a semiconductive material of substrate 12 .
- coating 114 is formed over patterned photoresist blocks 203 , 204 , 206 and 208 , and within gaps 210 .
- coating 114 can be selectively removed from between the patterned photoresist blocks thereby forming the narrowed gaps 210 as shown in FIG. 17 .
- narrowed gaps 210 can comprise a width that is less than or equal to about half the width of the gaps prior to formation of coating 114 .
- selective removal of coating 114 can form enlarged blocks 218 , 219 , 220 and 221 .
- a dopant 122 is implanted into construction 10 , and specifically is implanted into portions of substrate 12 which are not covered by mask blocks 218 , 219 , 220 and 221 .
- dopant 122 ( FIG. 18 ) is implanted to form channel pocket regions 45 and 47 , and pocket region 46 .
- Such pocket regions have a width corresponding to the width of narrowed gap 210 .
- dopant 122 can comprise indium and in particular embodiments can additionally comprise an additional p-type dopant such as, for example, boron.
- pocket regions 45 , 46 and 47 can be implanted with indium in the absence of additional dopants or can simultaneously be implanted with both indium and, for example, boron.
- Doped pocket region 46 corresponds to a region of the substrate which will eventually underlie isolation device 38 ( FIG. 14 ).
- Doped channel pocket region 45 is substantially centrally located within a channel region that will eventually be associated with transistor device 14 ( FIG. 14 ).
- channel pocket region 47 corresponds to a substantially centered sub-region within a channel region that will eventually underlie transistor device 16 ( FIG. 14 ).
- boron and/or other dopants can be implanted into at least one of the channel regions that will underlie devices 14 and 16 , or the corresponding region beneath isolation device 38 , in an independent doping step that is independent from implanting dopant 122 .
- Such independent step can occur prior to formation of resist blocks 203 , 204 , 206 and 208 ( FIG. 15 ) or can occur after formation of the patterned resist blocks but prior to formation of enlarged blocks 218 , 219 , 220 and 221 ( FIG. 17 ).
- the independent doping can occur after formation of enlarged masking blocks 218 , 219 , 220 and 221 in an independent step prior to or subsequent to indium implant 122 .
- Activation of indium can comprise heat processing as described above.
- indium diffusion from the pocket region into the surrounding substrate is minimized.
- indium doped pockets 45 and 47 can be sub-regions of larger channel regions formed by boron diffusion.
- the doped pockets 45 , 46 , and 47 remain narrower than width of the overlying stack. In particular embodiments, the width of the pockets will remain about the width of narrowed gap.
- semiconductor construction 10 as shown in FIG. 20 , can then be processed as discussed above ( FIGS. 10-13 and corresponding text) to form the constructions shown in FIG. 14 .
- High concentrations of p-type dopants at or surrounding a storage node junction can increase charge leakage. Accordingly, decreasing an amount of high diffusivity dopant such as, for example, boron, utilized in the channel region can assist in decreasing leakage.
- FIG. 21 shows an alternative semiconductor construction 10 that can be formed utilizing methods of the present invention.
- the construction shown in FIG. 21 can be identical to the construction shown in FIG. 14 with an exception being the absence of the pocket implant region underlying isolation device 38 .
- FIG. 21 depicts a complete absence of pocket implant beneath the isolation device, the invention encompasses constructions having a pocket lightly doped with indium (i.e. less than about 1 ⁇ 10 12 atoms/cm 3 , not shown).
- the isolation device can comprise a majority p-type doped layer 40 (discussed above).
- FIG. 21 can be formed utilizing the methods discussed with reference to FIGS. 15-20 above combined with alternative photolithographic patterning of the masking material 102 ( FIG. 2 ). Such alternate patterning can expose regions of the substrate corresponding to the eventual location of transistor devices 14 and 16 while covering other areas of the substrate, including the area that will eventually underlie isolation device 38 .
- FIG. 22 illustrates a semiconductor construction 10 encompassed by another aspect of the present invention.
- Construction 10 as shown in FIG. 22 can be formed by optional processing steps in addition to those described with reference to forming the construction shown in FIG. 14 .
- at least some of the source/drain regions 34 present in construction 10 can comprise extension regions 50 , 52 which can extend the associated source/drain region farther beneath an associated gate device 14 , 16 .
- Extension regions 50 and 52 can extend the associated source/drain region 34 such that the source drain region extends the full width of an overlying spacer 32 .
- the extensions can extend the source/drain region to less than the full spacer width beneath the corresponding device, or can extend the source/drain region partially beneath gate stack 22 .
- source/drain regions 34 can be majority doped with n-type dopant, and extension regions 50 and 52 can be majority doped with a p-type dopant.
- extensions 50 and 52 can comprise a heavy p-type dopant such as, for example, indium.
- An appropriate indium concentration within the extensions can be from about 1 ⁇ 10 12 atoms/cm 2 to about 3 ⁇ 10 12 atoms/cm 2 .
- semiconductor construction 10 comprising source/drain extensions 50 , 52 can be formed to have such extensions beneath only one of the pair of sidewalls 32 associated with a given stack 22 .
- extension implants 50 , 52 can be provided on a single side of a corresponding transistor device. 14 , 16 .
- extensions 50 and 52 are provided only on bit contact sides of gates 14 and 26 and are absent from the source/drain region on the opposing storage node sides of the gates. It can be advantageous to utilize indium implant extensions of source/drain regions associated with bit contact sides of transistor devices 14 and 16 to allow a reduction in the amount of indium utilized in channel pocket implants 45 and 47 .
- pocket channel regions 45 and 47 can comprise an indium concentration of from about 2'10 12 atoms/cm 2 to about 5 ⁇ 10 12 atoms/cm 2 and can additionally comprise boron at the concentrations set forth above with respect to the semiconductor construction shown in FIG. 14 .
- FIG. 23 such illustrates further processing of a construction similar to that shown in FIG. 14 prior to connection to any capacitor construction or digit lines.
- a masking material 174 is formed over construction 10 and is patterned to expose portions of the substrate on what will be future bit line contact sides of transistor devices 14 and 16 .
- Masking material 174 can comprise, for example, photoresist; and can be patterned utilizing suitable photolithographic processes.
- a dopant 176 is implanted relative to construction 10 and forms extension regions 50 and 52 shown in FIG. 24 .
- Dopant 176 can be implanted using angled implant techniques typically utilized for forming halo implants relative to a gate. Implant regions 50 and 52 differ from typical halo implants, however, in that implants 50 and 52 do not form a ring shaped structure since dopant is implanted only on one side of the corresponding gate, the opposing side of the gate being blocked by masking material 174 .
- Dopant 176 can comprise a p-type dopant and preferably comprises a heavy p-type dopant such as indium.
- the semiconductor construction shown in FIG. 24 can be further processed to remove photoresist material 174 and to form the construction shown in FIG. 22 .
- FIG. 25 illustrates a semiconductor construction 10 encompassed by another aspect of the present invention and will be described using similar numbering as was used above in FIGS. 1-24 where appropriate.
- the construction 10 shown in FIG. 25 is similar to the construction illustrated in FIG. 22 with an exception being the presence of a shallow trench isolation region 54 in place of the isolation device 38 ( FIG. 14 ).
- construction 10 as shown in FIG. 25 can be formed utilizing conventional shallow trench isolation region formation combined with various methods of the present invention described above.
- Shallow trench region 54 can be formed at an initial processing step prior to formation of patternable material 102 ( FIG. 2 ). Material 102 can then be patterned by methods discussed above to expose the regions of substrate while leaving other regions covered.
- Coating material 144 can be formed and processed to expose regions that will eventually underlie central portions of stacks 22 while other regions, including the shallow trench isolation region, remain masked.
- Channel pockets 45 and 47 can then be formed as described above, followed by formation of the additional features shown in FIG. 25 .
- FIGS. 22 and 25 show implant extensions 50 and 52 being utilized in conjunction with channel pocket regions 45 and 47 , it is to be understood that the invention encompasses embodiments wherein extensions 50 and 52 are utilized in semiconductor constructions in an absence of the described pocket regions 45 and 47 .
- the invention includes damascene processes for forming gate constructions.
- An exemplary method of forming a construction utilizing a damascene process is described with reference to FIGS. 26-29 .
- an initial step can comprise depositing a layer of dielectric material 202 over insulative material 24 .
- dielectric layer 202 can be deposited on substrate 12 in an absence of an insulative layer and insulative material 24 can be grown after the damascene process.
- Source-drain regions 34 can be present prior to depositing dielectric layer 202 as shown in FIG. 26 , or can be formed during or after gate formation.
- Dielectric material 202 can be patterned by conventional methods, such as photolithography, to form patterned blocks 203 and 205 , the blocks having sidewalls 204 and 206 being separated by a gap.
- Removable spacers 208 can be formed along sidewalls 204 and 206 .
- Removable spacers 208 can be formed for example, by depositing a layer of sacrificial material and anisotropically etching the sacrificial material. Spacers 208 have lateral edges 209 and 211 that are separated by a narrowed gap relative to the distance between sidewalls 204 and 206 .
- a dopant 122 (discussed above) is implanted relative to construction 10 to form a doped pocket region 212 as shown in FIG. 27 .
- Doped pocket region 212 has a width corresponding to the width between lateral edges 209 and 211 .
- spacers 208 are removed and a layer of polysilicon 214 is conformally deposited over construction 10 and along sidewalls 204 and 206 .
- a gate electrode material 216 such as WN/W or other compositions comprising a metal and/or metal nitride, can be deposited over polysilicon layer as shown in FIG. 28 .
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Manufacturing & Machinery (AREA)
- Ceramic Engineering (AREA)
- Insulated Gate Type Field-Effect Transistor (AREA)
- Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
- Semiconductor Memories (AREA)
Abstract
The invention includes a semiconductor construction having a pair of channel regions that have sub-regions doped with indium and surrounded by boron. A pair of transistor constructions are located over the channel regions and are separated by an isolation region. The transistors have gates that are wider than the underlying sub-regions. The invention also includes a semiconductor construction that has transistor constructions with insulative spacers along gate sidewalls. Each transistor construction is between a pair source/drain regions that extend beneath the spacers. A source/drain extension extends the source/drain region farther beneath the transistor constructions on only one side of each of the transistor constructions. The invention also includes methods of forming semiconductor constructions.
Description
- The invention pertains to semiconductor constructions and methods of forming semiconductor constructions. In particular aspects, the invention pertains to methods of forming DRAM constructions.
- Electrical isolation is commonly utilized in semiconductor constructions to alleviate, or prevent, leakage between electrical devices. For instance, it is frequently desired in dynamic random access memory (DRAM) fabrication to avoid sub-threshold leakage between access devices (such as, for example, access transistor constructions). There can be several facets which influence leakage currents between field effect transistor devices, including, for example, junction leakage in source/drain regions; drain-induced barrier lowering (DIBL) due to short gate lengths; gate-induced drain leakage (GIDL) due to high electric fields in a gate overlap region; narrow-width effects; and stress-induced leakage current (SILC) due to a proximity of an isolation region to a device.
- A ratio of Ion (drive current) to Ioff (sub-threshold leakage) can be utilized as a figure of merit for determining if access devices are performing adequately. It is found that reducing gate oxide thickness of access devices can improve a sub-threshold behavior of the devices while simultaneously increasing a drive current. However, a threshold voltage of a device reduces with the decrease in gate oxide thickness. Increasing dopant levels in channels of the devices can increase the threshold voltage to an acceptable level and compensate for the reduction in gate oxide thickness, but can increase junction leakage in source/drain regions. Additionally, the increased dopant level in a channel of a device can adversely cause junction capacitance to increase, cause channel mobility reduction, and reduce the current drive of the device.
- It would be desirable to develop new methods for reducing sub-threshold leakage of devices. It would be further desirable if such new methods avoided increasing dopant concentration in channel regions of access devices. Additionally, it would be desirable if such new methods could be utilized for forming structures suitable for electrical isolation in an integrated circuit construction.
- In one aspect, the invention encompasses a semiconductor construction having a pair of channel regions within a semiconductor substrate. Each of the channel regions has a sub-region which is doped with indium or heavy atom acceptor atoms such as Ga or TI. The channel also contains boron surrounding the sub-region. A pair of transistor constructions is disposed over the semiconductor substrate, each of the transistor constructions is disposed over one of the channel regions. The pair of transistor constructions is separated by an isolation region which isolates the transistor constructions from one another. Each transistor construction has a transistor gate that is substantially laterally centered over the corresponding channel region. Each of the gates is wider than the underlying indium doped sub-region.
- In one aspect, the invention encompasses a semiconductor construction having a first and a second transistor construction over a semiconductive substrate material. Each of the first and second transistor constructions has opposing sidewalls and a pair of insulative spacers along the sidewalls. The first transistor construction is disposed between a first and a second source/drain region within the substrate. A first end of the first source/drain region extends beneath the spacer on a first side of the first transistor construction and the second source/drain region extends beneath the spacer on an opposing second side of the first transistor construction. The second transistor construction is disposed between a third and a fourth source/drain region within the substrate. A first side of the fourth source/drain region extends beneath the spacer on a first side of the second transistor construction. The third source/drain region extends beneath the spacer on an opposing second side of the second transistor construction. The first, second, third and fourth source/drain regions are commonly doped with a first type of dopant. A source/drain extension which is doped with a second type of dopant is associated with the first side of the first source/drain region and extends the first side of the first source/drain region farther beneath the first transistor construction. Source/drain extensions are absent from a second side of the first source/drain region and are also absent from the second source/drain region.
- The invention also encompasses methods of forming semiconductor constructions.
- Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
-
FIG. 1 is a diagrammatic, cross-sectional view of a fragment of a semiconductor wafer construction which can be formed in particular embodiments of the present invention. -
FIG. 2 is a diagrammatic, cross-sectional view of a fragment of a semiconductor wafer construction at a preliminary stage of a fabrication sequence which can be utilized in forming theFIG. 1 structure. -
FIG. 3 is a view of theFIG. 2 wafer fragment shown at a processing stage subsequent to that ofFIG. 2 . -
FIG. 4 is a view of theFIG. 2 fragment shown at a processing stage subsequent to that ofFIG. 3 . -
FIG. 5 is a view of theFIG. 2 fragment shown at a processing stage subsequent to that ofFIG. 4 . -
FIG. 6 is a view of theFIG. 2 fragment shown at a processing stage subsequent to that ofFIG. 5 . -
FIG. 7 is a view of theFIG. 2 fragment shown at a processing stage subsequent to that ofFIG. 6 . -
FIG. 8 is a view of theFIG. 2 fragment shown at a processing stage subsequent to that ofFIG. 7 . -
FIG. 9 is a view of theFIG. 2 fragment shown at a processing stage subsequent to that ofFIG. 8 . -
FIG. 10 is a view of theFIG. 2 fragment shown at a processing stage subsequent to that ofFIG. 9 . -
FIG. 11 is a view of theFIG. 2 fragment shown at a processing stage subsequent to that ofFIG. 10 . -
FIG. 12 is a view of theFIG. 2 fragment shown at a processing stage subsequent to that ofFIG. 11 . -
FIG. 13 is a view of theFIG. 2 fragment shown at a processing stage subsequent to that ofFIG. 12 . -
FIG. 14 is a diagrammatic, cross-sectional view of a fragment of a semiconductor wafer construction which can be formed in a second embodiment of the present invention. -
FIG. 15 is a view of theFIG. 2 wafer fragment shown at an alternate processing stage subsequent to that ofFIG. 2 . -
FIG. 16 is a view of theFIG. 2 fragment shown at a processing stage subsequent to that ofFIG. 15 . -
FIG. 17 is a view of theFIG. 2 fragment shown at a processing stage subsequent to that ofFIG. 16 . -
FIG. 18 is a view of theFIG. 2 fragment shown at a processing stage subsequent to that ofFIG. 17 . -
FIG. 19 is a view of theFIG. 2 fragment shown at a processing step subsequent to that ofFIG. 18 . -
FIG. 20 is a view of theFIG. 2 fragment shown at a processing stage subsequent to that ofFIG. 19 . -
FIG. 21 is a diagrammatic, cross-sectional view of a fragment of a semiconductor wafer construction which can be formed in a third embodiment of the present invention. -
FIG. 22 is a diagrammatic, cross-sectional view of a fragment of a semiconductor wafer construction which can be formed in a fourth embodiment of the present invention. -
FIG. 23 is a view of theFIG. 2 fragment shown at an alternative processing stage of a construction similar to that shown inFIG. 14 . -
FIG. 24 is a view of theFIG. 2 fragment shown at a processing step subsequent to that ofFIG. 23 . -
FIG. 25 is a diagrammatic, cross-sectional view of a fragment of a semiconductor wafer construction which can be formed in a fifth embodiment of the present invention. -
FIG. 26 is a diagrammatic, cross-sectional view of a fragment of a semiconductor wafer construction at a preliminary stage of a fabrication sequence according to an alternative embodiment of the present invention. -
FIG. 27 is a view of theFIG. 26 wafer fragment shown at a processing stage subsequent to that ofFIG. 26 . -
FIG. 28 is a view of theFIG. 26 fragment shown at a processing stage subsequent to that ofFIG. 27 . -
FIG. 29 is a view of theFIG. 26 fragment shown at a processing stage subsequent to that ofFIG. 28 . -
FIG. 1 illustrates asemiconductor construction 10 encompassed by particular aspects of the present invention.Construction 10 comprises asubstrate 12. To aid in interpretation of the claims that follow, the terms “semiconductive substrate” and “semiconductor substrate” are defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductive substrates described above. - In particular aspects,
construction 10 can correspond to a DRAM array.Construction 10 comprises a pair of fieldeffect transistor devices substrate 12, and also comprises adevice 38 having a different threshold voltage thandevices Device 38 can be utilized for electrically isolatingdevices - Each of
devices transistor gate stack 22 which includes aninsulative material 24, a conductively doped semiconductive material 26 (also referred to as a gate layer), an electricallyconductive mass 28, and aninsulative cap 30. -
Insulative material 24 can comprise, for example, one or more of silicon nitride, silicon dioxide and silicon oxynitride.Insulative material 24 typically comprises silicon dioxide, and can be referred to as gate oxide. - Conductively-doped
material 26 can comprise, for example, conductively-doped silicon. The silicon is typically in an amorphous and/or polycrystalline form. The dopant can comprise n-type dopant (such as, for example, phosphorous or arsenic), or can comprise p-type dopant (such as, for example, boron). -
Conductive mass 28 will typically comprise a layer of silicide formed directly on an upper surface of asilicon material 26; or a layer of metal formed directly on (i.e. physically against) a barrier layer of WNx or TiN, which in turn is on thesilicon material 26. -
Insulative cap 30 can comprise, for example, one or both of silicon nitride and silicon dioxide. - The gate stacks comprise sidewalls, and electrically
insulative spacers 32 are formed along such sidewalls.Spacers 32 can comprise, for example, silicon nitride, and can be formed by depositing a material conformally oversubstrate 12 and gate stacks 22, and subsequently anisotropically etching such material. - A plurality of source/
drain regions 34 are provided withinsubstrate 12 and between gate stacks 22. Gate stacks 22 can be considered as being directly over segments ofsubstrate 12, and source/drain regions 34 can be considered as being spaced from one another by at least portions of such segments. In the shown constructions, source/drain regions 34 extend the entire spacer width underspacers 32. - Source/
drain regions 34 are conductively-doped diffusion regions extending intosubstrate 12. Typically,transistor constructions drain regions 34 will be n-type doped diffusion regions. In other words, the majority dopant withindiffusion regions 34 will be n-type dopant. The term “majority dopant” refers to the dopant that is most abundant within the regions. Accordingly, if both p-type and n-type dopant are present in the regions, the majority dopant type will be that which is most prevalent. Additionally, it is noted that the stack 36 (discussed in more detail below) provided betweenstacks 22 can be incorporated into an NMOS transistor if a sufficient threshold voltage is provided. - The source/
drain regions 34 extend underspacers 32 in the shown construction. It is to be understood however that other structures can be formed in which the source/drain regions do not extend underneath the spacers, or even in which at least some of the spacers are eliminated. Additionally, source/drain regions 34 can extend beneathspacers 32 less than the full spacer width, can extend the full spacer-width or can extend beyond the spacer to beneath the corresponding stack (not shown). - The various source/drain regions are connected to either
capacitor constructions 42 ordigit lines 44 to define various memory cell units of the DRAM memory array. - An
isolation region 38 extends betweentransistor constructions Isolation region 38 comprisesstack 36 similar tostacks 22 ofgate constructions Stack 36 comprises theinsulative material 24,conductive mass 28 andinsulative cap 34 utilized in gate stacks 22. However, in particular embodiments stack 36 can differ fromgate stacks 22 in having a heavily dopedmaterial 40 which is differentially doped than thematerial 26 ofstacks 22. - In particular aspects,
material 40 can comprise silicon doped with significant concentrations of an opposite type dopant as that primarily utilized insource drain regions 34. For instance, if source/drain region 34 primarily comprised n-type dopant,material 40 can primarily comprise p-type dopant. The utilization of p-type dopant as a majority dopant within dopedgate layer 40, while having source/drain regions 34 with n-type dopant as majority dopant, can causestack 40 to have a high threshold voltage relative to adjacent devices. This can enablestack 36 to function primarily as an isolation region at particular threshold voltages utilized to drive adjacent devices, rather than as a transistor construction. In some aspects of the invention,material 40 can comprise significant concentrations of both p-type and n-type dopant, and can, for example, comprise concentrations from 1×1018 atoms/cm3 to 5×1021 atoms/cm3 of both p-type and n-type dopants. Typically, a concentration of the dopant can be about 1×1020 atoms/cm3. - In particular embodiments of the present invention,
material 40 can comprises essentially one type of dopant (i.e. at least 99% of the dopant withinmaterial 54 can be p-type) ormaterial 40 can effectively comprise two types of dopant (in other words, less than 99% of the dopant withinmaterial 40 is p-type). Alternatively,material 40 can be majority n-doped arid coupled to a suitable electrical bias so thatisolation device 38 appropriately functions as a grounded gate. - If
stack 36 is utilized as an isolation region, it can be described as an isolation region having amass 40 of material extending between a pair of adjacent source/drain regions 34. Further, the adjacent source/drain regions can, as shown, extend the full spacer-width underspacers 32 associated withstack 36. Alternatively, the adjacent source/drain regions 32 can extend a partial spacer-width beneathspacers 32 or can extend under the gate electrode (i.e. can extend under mass 40). -
Stack 36 is shown havingconductive layer 28 in contact with otherelectrical circuitry 48. In embodiments in which stack 36 is utilized as an isolation region, theother circuitry 48 can be an electrical ground associated withconstruction 10, or can be slightly positive or negative relative to ground as long asdevice 36 does not turn on an underlying channel. - As a result of the dopant variation within layer 40 (relative to
layers 26 of gate stacks 22) the apparent or effective thickness ofgate oxide 24 withinstack 36 can change relative to that of stacks 22. In other words, even thoughgate oxide 24 has the same physical thickness instacks 22 andstack 36, the effective electrical thickness of the gate oxide will be increased instack 36 relative to stacks 22. - In particular aspects of the present invention, there is an effective dopant depletion relative to an interface between
gate oxide 24 andsilicon layer 40. Specifically,silicon layer 40 has a lower effective concentration of n-type dopant than do silicon layers 26. Such can be accomplished by initially providinglayer 40 to have the same n-type dopant concentration as do layers 26, and subsequently adding sufficient p-type dopant to layer 40 to alter electrically properties oflayer 40. The p-type dopant concentration can be sufficient to overwhelm the n-type dopant concentration (i.e. to form the p-type dopant as the majority dopant in layer 40), or alternatively can be sufficient to simply have a measurable effect on the work function of a transistorconstruction comprising stack 36. - A doped
pocket region 46 can be provided within a semiconductive material ofsubstrate 12 beneathisolation structure 38.Doped pocket region 46 can be doped with a heavy p-type atom such as, for instance, indium. Optionally, dopedregion 46 can additionally be doped with at least one other p-type dopant such as, for example, boron. It can be advantageous to provide indium or other heavy p-type dopant, such as Ga or TI, in thepocket region 46 beneathisolation structure 38 to increase the threshold voltage ofisolation gate 36. Further, indium withinpocket region 46 can enhance retention of dopant centrally beneathisolation device 38. The relatively low diffusivity of indium can minimize diffusion of dopant toward the storage node junction and thereby minimize junction leakage. When used in conjunction with an additional p-type dopant such as, for example, boron, a lower dosage of the additional p-type dopant can be utilized relative to concentrations typically used to minimize charge leakage between nodes across a groundedgate device 38. - Indium can be provided within
pocket region 46 to a concentration of from about 1×1012 atoms/cm3 to about 1×1013 atoms/cm3. Ifpocket region 46 is additionally doped with boron, boron can be provided to a concentration of from about 1×1012 atoms/cm3 to about 2×10 12 atoms/cm3. - Activation of implanted indium can comprise activation by thermal processing at a temperature of about 900° C. for between about 1 minute and about 6 minutes, preferably from about 1 minute to about 2 minutes. Such activation can occur during a reflow of borophosphosilicate glass (BPSG) or can occur in an independent step.
-
Doped region 46 preferably has a lateral widths that is less than the width ofgate stack 36. Preferably,pocket region 46 is substantially centered beneathdevice 38 and comprises a lateral width that is less than or equal to the total width ofdevice 38, the total width ofdevice 38 being the furthest distance between outer edges of the pair ofsidewall spacers 32 associated withgate stack 36. In a preferred configuration, the heavy p-type atom dopant in dopedregion 46 is separated from each neighboring source/drain region 34 by a gap. - It is noted that in embodiments where boron is implanted into doped
pocket region 46, at least some of the initially implanted boron can diffuse outwardly fromregion 46 during activation or other thermal processing. In preferred embodiments however, heavy p-type dopant remains substantially withinpocket region 46, thereby avoiding high concentrations of p-type dopant at or near the storage node junctions. Accordingly, the doped pocket region can be referred to as a sub-region of a doped region. - Although
FIG. 1 shows heavily dopedmaterial 40 ofgate stack 36 utilized in conjunction with dopedchannel region 46, the invention encompasses embodiments whereinmaterial 40 is substituted with alternative conductively doped semiconductor material such as the material utilized forlayer 26 in gate stacks 22. - In addition to the features shown in
FIG. 1 ,construction 10 can comprise doped channel regions within regions ofsubstrate 12 underlying stacks 22 (not shown). In particular embodiments, doped channel regions beneath the transistor devices can be doped with a non-heavy p-type dopant such as, for example boron. Such boron doped channel regions can lack additionally added heavy p-type dopants and can have boron implanted to a concentration of from about 5×10 12 atoms/cm3 to about 9×1012 atoms/cm3. - In the shown
construction 10,material 40 is physically againstinsulative mass 24, andconductive mass 28 is physically againstmaterial 40. Further,conductive mass 28 can comprise a silicide layer which is formed directly on (physically against)layer 40, and can further comprise a metal layer, metal compound layer, and/or metal alloy layer which is formed over and physically against the silicide layer. -
Stack 36 can be considered to be within a DRAM array, and the array can be, for example, a 6 F2 or 8 F2 array. - A method of forming the construction of
FIG. 1 is described with references toFIGS. 2-13 . In describingFIGS. 2-13 , similar numbering will be used as was utilized above in describingFIG. 1 , as appropriate. - Referring initially to
FIG. 2 ,wafer construction 10 is shown at a preliminary processing stage.Construction 10 comprisessubstrate 12,insulative layer 24, and a maskingmaterial 102 formed overinsulative layer 24. Maskingmaterial 102 can comprise, for example, either positive or negative photoresist, and in particular embodiments can comprise M108Y™ from JSR™ Corporation of Japan. Referring toFIG. 3 ,photoresist 102 is photolithographically patterned into a pair of adjacent and spacedblocks Block 104 has asidewall edge 105 and atop edge 107. It is to be understood that the term “block” is utilized herein to generically refer to any patterned shape, including for example, rectangular shapes, square shapes or shapes with curved edges. - In the shown embodiment, blocks 104 and 106 are formed in physical contact with
insulative material 24. It is to be understood that the invention encompasses other embodiments (not shown) wherein maskingmaterial 102 is formed directly on a semiconductive material ofsubstrate 12 in the absence ofinsulative layer 24 to result in blocks that are physically againstsubstrate 12. - A
gap 110 extends between patternedblocks upper surface 112 ofinsulative material 24 is exposed withingap 110.Patterned blocks insulative layer 24, and to leave a second portion oflayer 24 uncovered. Inembodiments having material 102 formed in an absence of layer 24 (not shown), patternedblocks substrate 12 and leave a second portion of the substrate material uncovered. - Referring to
FIG. 4 , acoating 114 is formed over patterned photoresist blocks 104 and 106, and withingap 110. Coating 114 covers at least some of the portion ofinsulative material 24 that is exposed betweenblocks insulative material 24. Coating 114 is a material other than photoresist, and in particular applications, corresponds to a material designated as AZ R200™ by Clariant International, Ltd. Coating 114 is physically against photoresist blocks 104 and 106, and corresponds to a material which can be selectively removed from over exposedportion 112 ofinsulative material 24, while remaining adhered to the photoresist ofblocks - In one aspect of the invention, coating 114 corresponds to the material designated as AZ R200™, and is coated across an entirety of a semiconductive wafer, and is subsequently spun dry. It is noted that AZ R200™ is a water-based material, so it is preferable to conduct the procedures associated with AZ R200™ in a separate chamber from the procedures utilized in exposing and developing photoresist, since water can interfere with standard photoresist processing. Accordingly, a preferred process of the present invention comprises forming a
photoresist mass 102 and photolithographically processing such mass in a separate “bowl” or chamber from that utilized during formation ofcoating 114. - After coating 114 is formed,
semiconductor construction 10 is baked at a temperature of from about 100° C. to about 120° C. Such baking is thought to diffuse acid from resist 102 into the AZ R200™, and crosslink the layer of AZ R200™ across resistblocks blocks blocks photoresist blocks - Referring to
FIG. 5 , coating 114 is exposed to conditions which selectively remove the coating from betweenblocks blocks semiconductor construction 10 to an aqueous solution comprising surfactant. Such solution can selectively remove a non-crosslinked portion ofcoating 114. A suitable aqueous surfactant solution is the material marketed as “SOLUTION C™” by Clariant International, Ltd. In applications in which AZ R200™ is utilized,construction 10 can be subjected to a so-called hard bake at a temperature of from about 130° C. to about 140° C. after removal of the non-crosslinked material. Such hard bake can fully dry and further crosslink the portions ofcoating 114 remaining around blocks 104 and 106. - The
coating 114 remaining around a photoresist block can be considered to define a second block which extends laterally outward beyond edges of the photoresist block. Specifically, thecoating 114 overphotoresist block 104 defineslateral edge 116 which extends laterally outward beyondlateral edge 105 ofblock 104, and also defines atop edge 115 which extends elevationally above thetop edge 107 ofblock 104. Similarly, thecoating 114 aroundblock 106 comprises alateral edge 119 which extends laterally outward beyond thelateral edge 109 ofblock 106, and further comprises atop edge 117 which is elevationally above thetop edge 111 ofblock 106. -
Photoresist block 104 and thecoating 114 surrounding such photoresist block together define a masking block which is enlarged and laterally wider than wasphotoresist block 104. Also,photoresist block 106 and thecoating 114 surrounding such photoresist block together define amasking block 120 which is enlarged and laterally wider thanphotoresist block 106. Masking blocks 118 and 120 (also referred to as enlarged blocks) have a narrower gap between them than did photoresist blocks 104 and 106. In other words coating 114narrows gap 110 to reduce a dimension of such gap. - Referring to
FIG. 6 , adopant 122 is implanted relative toconstruction 10. Masking blocks 118 and 120 prevent the dopant from being implanted into the blocked regions ofconstruction 10. The unblocked region corresponds to a region within a surface area where stack 36 (FIG. 1 ) is ultimately to be formed. Implantingdopant 122 forms adoped pocket region 46 as shown inFIG. 7 .Doped pocket region 46 has a width corresponding to the narrowed width ofgap 110. - Referring again to
FIG. 6 ,dopant 122 can comprise a single heavy p-type dopant such as indium or can comprise both a heavy p-type dopant and an additional p-type dopant such as, for example, boron. AlthoughFIGS. 6 and 7 depict formation of dopedpocket region 46 as utilizing a single doping step, it is to be understood that the present invention encompasses alternative embodiments (not shown), wherein two or more implanting steps are utilized to implant dopant intoregion 46. For example, a non-heavy p-type dopant such as boron for example can be implanted into exposed region 112 (FIG. 3 ) prior to formingcoating layer 114 over photoresist blocks 104 and 106. Alternatively, a second dopant can be implanted after formation ofenlarged blocks -
Dopant 122 can be activated by thermal processing at a temperature of from about 900° C. for about 1 minute to about 6 minutes, preferably from about 1 minute to about 2 minutes. Activation ofdopant 122 can occur during reflow of BPSG or in an independent step. - Referring to
FIG. 8 ,materials 102 and 114 (FIG. 5 ) are removed from oversubstrate 12. - The present invention can advantageously form doped pocket regions that are narrower than can be accomplished utilizing photolithographic processing alone. Specifically, if photoresist blocks 104 and 106 (
FIG. 3 ) are considered to be as close to one another as is possible by a particular photolithographic patterning process, then processing of the present invention has effectively defined new masking blocks 118 and 120 (FIG. 5 ) which are closer together than could be achieved by photolithographic processing alone. In other words, ifgap 110 was initially formed to have a minimum feature size achievable by photolithographic processing, then the formation ofcoating 114 has effectively reduced the feature size ofgap 110 to below the minimum achievable feature size. In particular embodiments, the reduced width ofgap 110 betweenblocks gap 110 betweenblocks coating 114. - In embodiments wherein
layer 102 was formed oversubstrate 12 in an absence of insulative material 24 (not shown), such insulative layer can be formed after the removal ofmaterials - In embodiments of the invention having doped channel regions (not shown) underlying gate stacks 22 (
FIG. 1 ) wherein the channel regions are doped only with non-heavy p-type dopants, such channel regions can be formed by implanting dopant into the appropriate areas of the substrate after removal ofmaterials layer 102. Formation of such channel regions can comprise implanting boron to a concentration of from about 5×1012 atoms/cm3 to about 9×1012 atoms/cm3. - Referring to
FIG. 9 ,mass 124 is formed overinsulative layer 24.Mass 124 can be undoped as initially deposited, or alternatively can be in situ doped. In the shown application,mass 124 is undoped, and accordingly has not acquired the properties of either mass 26 (FIG. 1 ), or mass 40 (FIG. 1 ). - A
patterned masking material 126 is formed overmass 124, and such blocks portions ofmass 124. Maskingmaterial 126 can comprise, for example, photoresist and can be formed into the shown pattern by, for example, photolithographic processing. Maskingmaterial 126 covers a portion ofconstruction 10 wherestack 36 is ultimately to be formed while leaving other portions ofconstruction 10 uncovered. - Referring to
FIG. 10 , adopant 127 is implanted intoconstruction 10, and specifically is implanted into portions of material 124 (FIG. 9 ) which are not covered bymask 126. Such converts thematerial 124 tomaterial 26.Dopant 127 can comprise, for example, n-type dopant (such as phosphorous or arsenic).Dopant 127 can be provided to a concentration of at least 1×1020 atoms/cm3, and typically is provided to a concentration of from about 1×1020 atoms/cm3 to about 5×1021 atoms/cm3. - Referring to
FIG. 11 , maskingmaterial 126 is removed and replaced by another patternedmasking material 128. Maskingmaterial 128 can comprise, for example, photoresist and can be formed into the shown pattern by, for example, photolithographic processing. Maskingmaterial 128 covers some portion (ofconstruction 110 while leaving a portion wherestack 36 is ultimately to be formed uncovered. - A
dopant 129 is implanted intoconstruction 10, and specifically is implanted into portions of material 124 (FIG. 9 ) which are not covered bymask 128. Such converts the material tomaterial 40.Dopant 129 can comprise an opposite conductivity type relative todopant 127. Further,dopant 129 can be implanted to a concentration greater than 1×1020 atoms/cm3. - In particular applications mask 126 (
FIG. 9 ) can be eliminated, anddopant 127 implanted into an entirety of material 124 (FIG. 9 ). Subsequently,mask 128 can be formed anddopant 129 implanted at a concentration higher than that ofdopant 127. Thedopant 129 can then effectively overwhelm thedopant 127 within exposed (unblocked) region ofconstruction 10 to form dopedmaterials - Referring to
FIG. 12 , masking material 128 (FIG. 11 ) is removed.Layers construction 10. As discussed above,layer 28 can comprise silicide, metal, metal compounds and/or metal alloys; andlayer 30 can comprise an insulative material such as, for example, silicon dioxide and/or silicon nitride. - Referring to
FIG. 13 , stacks 22 and 36 are patterned from thelayers FIG. 12 . Such patterning can be accomplished by, for example, forming a patterned photoresist mask (not shown) over the layers, and subsequently transferring a pattern from the mask through the layers utilizing suitable etching conditions. - The
stacks FIG. 1 by forming source/drain regions 34 (shown inFIG. 1 ) withinsubstrate 12, and forming sidewall spacers 32 (shown inFIG. 1 ). Source/drain regions 34 preferably can be formed to extend beneathsidewall spacers 32 of the of thecorresponding transistor device isolation device 38, without extending beneath the correspondingstack - Another application of the invention is described with reference to
FIGS. 14-20 . Similar numbering will be utilized in describingFIGS. 14-20 as was used above in describingFIGS. 1-13 where appropriate. -
Construction 10 shown inFIG. 14 can comprise all of the features shown inFIG. 1 , and can additionally comprise one or both ofchannel pocket implants Channel pocket regions pocket regions channel pocket regions - A method for forming the construction of
FIG. 14 is described with reference toFIGS. 15-20 . In general, the methods utilized in forming the construction shown inFIG. 14 can be as described above in reference to formation of theFIG. 1 construction, combined with the following alternative processing steps. Referring initially toFIG. 15 ,wafer construction 10 is shown at an alternative processing stage subsequent toFIG. 2 . Masking material 102 (FIG. 2 ) can be patterned utilizing suitable photolithographic processes to form spacedblocks Gaps 210 extend between patternedblocks patterned blocks patterned blocks upper surface 212 ofinsulative layer 24 is exposed withingaps 210. Alternatively, patternedblocks upper surface 212 can comprise a semiconductive material ofsubstrate 12. - Referring to
FIG. 16 , coating 114 is formed over patterned photoresist blocks 203, 204, 206 and 208, and withingaps 210. As discussed above, coating 114 can be selectively removed from between the patterned photoresist blocks thereby forming the narrowedgaps 210 as shown inFIG. 17 . In particular embodiments, narrowedgaps 210 can comprise a width that is less than or equal to about half the width of the gaps prior to formation ofcoating 114. As additionally shown inFIG. 17 , selective removal ofcoating 114 can formenlarged blocks - Referring to
FIG. 18 , adopant 122 is implanted intoconstruction 10, and specifically is implanted into portions ofsubstrate 12 which are not covered bymask blocks - Referring to
FIG. 19 , dopant 122 (FIG. 18 ) is implanted to formchannel pocket regions pocket region 46. Such pocket regions have a width corresponding to the width of narrowedgap 210. As discussed above,dopant 122 can comprise indium and in particular embodiments can additionally comprise an additional p-type dopant such as, for example, boron. Accordingly,pocket regions Doped pocket region 46 corresponds to a region of the substrate which will eventually underlie isolation device 38 (FIG. 14 ). Dopedchannel pocket region 45 is substantially centrally located within a channel region that will eventually be associated with transistor device 14 (FIG. 14 ). Similarly,channel pocket region 47 corresponds to a substantially centered sub-region within a channel region that will eventually underlie transistor device 16 (FIG. 14 ). - It is noted that boron and/or other dopants can be implanted into at least one of the channel regions that will underlie
devices isolation device 38, in an independent doping step that is independent from implantingdopant 122. Such independent step can occur prior to formation of resistblocks FIG. 15 ) or can occur after formation of the patterned resist blocks but prior to formation ofenlarged blocks FIG. 17 ). Alternatively, the independent doping can occur after formation of enlarged masking blocks 218, 219, 220 and 221 in an independent step prior to or subsequent toindium implant 122. - Activation of indium can comprise heat processing as described above. Preferably, indium diffusion from the pocket region into the surrounding substrate is minimized. In embodiments having boron additionally implanted, indium doped pockets 45 and 47 can be sub-regions of larger channel regions formed by boron diffusion. In preferred embodiments, the doped
pockets - Referring to
FIG. 20 , maskingblocks substrate 112.Semiconductor construction 10, as shown inFIG. 20 , can then be processed as discussed above (FIGS. 10-13 and corresponding text) to form the constructions shown inFIG. 14 . It can be advantageous to provide indium within channel pocket regions associated with transistor devices to allow a lower concentration of boron or other p-type dopant to be utilized in the channel region, thereby decreasing the amount of dopant that can diffuse toward the storage node junction. High concentrations of p-type dopants at or surrounding a storage node junction can increase charge leakage. Accordingly, decreasing an amount of high diffusivity dopant such as, for example, boron, utilized in the channel region can assist in decreasing leakage. -
FIG. 21 shows analternative semiconductor construction 10 that can be formed utilizing methods of the present invention. The construction shown inFIG. 21 can be identical to the construction shown inFIG. 14 with an exception being the absence of the pocket implant regionunderlying isolation device 38. AlthoughFIG. 21 depicts a complete absence of pocket implant beneath the isolation device, the invention encompasses constructions having a pocket lightly doped with indium (i.e. less than about 1×1012 atoms/cm3, not shown). In constructions of the present invention having a lightly doped indium pocket or an absence of doped pocket beneathisolation device 38, the isolation device can comprise a majority p-type doped layer 40 (discussed above). As will be understood by those of ordinary skill in the art,construction 10 ofFIG. 21 can be formed utilizing the methods discussed with reference toFIGS. 15-20 above combined with alternative photolithographic patterning of the masking material 102 (FIG. 2 ). Such alternate patterning can expose regions of the substrate corresponding to the eventual location oftransistor devices isolation device 38. -
FIG. 22 illustrates asemiconductor construction 10 encompassed by another aspect of the present invention.Construction 10, as shown inFIG. 22 can be formed by optional processing steps in addition to those described with reference to forming the construction shown inFIG. 14 . As shown inFIG. 22 , at least some of the source/drain regions 34 present inconstruction 10 can compriseextension regions gate device Extension regions drain region 34 such that the source drain region extends the full width of an overlyingspacer 32. Alternatively, the extensions can extend the source/drain region to less than the full spacer width beneath the corresponding device, or can extend the source/drain region partially beneathgate stack 22. - In particular embodiments, source/
drain regions 34 can be majority doped with n-type dopant, andextension regions extensions - As shown in
FIG. 22 ,semiconductor construction 10 comprising source/drain extensions sidewalls 32 associated with a givenstack 22. In other words,extension implants FIG. 22 ,extensions gates transistor devices channel pocket implants extensions pocket channel regions FIG. 14 . - A method of forming the construction of
FIG. 22 is described with reference toFIGS. 23-24 . Referring toFIG. 23 , such illustrates further processing of a construction similar to that shown inFIG. 14 prior to connection to any capacitor construction or digit lines. A maskingmaterial 174 is formed overconstruction 10 and is patterned to expose portions of the substrate on what will be future bit line contact sides oftransistor devices material 174 can comprise, for example, photoresist; and can be patterned utilizing suitable photolithographic processes. - A
dopant 176 is implanted relative toconstruction 10 andforms extension regions FIG. 24 .Dopant 176 can be implanted using angled implant techniques typically utilized for forming halo implants relative to a gate.Implant regions implants material 174.Dopant 176 can comprise a p-type dopant and preferably comprises a heavy p-type dopant such as indium. - The semiconductor construction shown in
FIG. 24 can be further processed to removephotoresist material 174 and to form the construction shown inFIG. 22 . -
FIG. 25 illustrates asemiconductor construction 10 encompassed by another aspect of the present invention and will be described using similar numbering as was used above inFIGS. 1-24 where appropriate. Theconstruction 10 shown inFIG. 25 is similar to the construction illustrated inFIG. 22 with an exception being the presence of a shallowtrench isolation region 54 in place of the isolation device 38 (FIG. 14 ). - As will be understood by those skilled in the art,
construction 10 as shown inFIG. 25 can be formed utilizing conventional shallow trench isolation region formation combined with various methods of the present invention described above.Shallow trench region 54 can be formed at an initial processing step prior to formation of patternable material 102 (FIG. 2 ).Material 102 can then be patterned by methods discussed above to expose the regions of substrate while leaving other regions covered. Coating material 144 can be formed and processed to expose regions that will eventually underlie central portions ofstacks 22 while other regions, including the shallow trench isolation region, remain masked. Channel pockets 45 and 47 can then be formed as described above, followed by formation of the additional features shown inFIG. 25 . - Although
FIGS. 22 and 25 show implant extensions channel pocket regions extensions pocket regions - In addition to the above described embodiments, the invention includes damascene processes for forming gate constructions. An exemplary method of forming a construction utilizing a damascene process is described with reference to
FIGS. 26-29 . - Referring to
FIG. 26 , an initial step can comprise depositing a layer ofdielectric material 202 overinsulative material 24. Alternatively,dielectric layer 202 can be deposited onsubstrate 12 in an absence of an insulative layer andinsulative material 24 can be grown after the damascene process. Source-drain regions 34 can be present prior to depositingdielectric layer 202 as shown inFIG. 26 , or can be formed during or after gate formation. -
Dielectric material 202 can be patterned by conventional methods, such as photolithography, to form patternedblocks blocks having sidewalls Removable spacers 208 can be formed alongsidewalls Removable spacers 208 can be formed for example, by depositing a layer of sacrificial material and anisotropically etching the sacrificial material.Spacers 208 havelateral edges sidewalls construction 10 to form a dopedpocket region 212 as shown inFIG. 27 .Doped pocket region 212 has a width corresponding to the width betweenlateral edges - Referring to
FIG. 27 ,spacers 208 are removed and a layer ofpolysilicon 214 is conformally deposited overconstruction 10 and alongsidewalls gate electrode material 216, such as WN/W or other compositions comprising a metal and/or metal nitride, can be deposited over polysilicon layer as shown inFIG. 28 . - Referring to
FIG. 29 , a planarization step utilizing for example chemical mechanical polishing is performed to form the planarized gate structure having ametal gate electrode 220 as shown. The gate structure can have a gate structure width corresponding to the distance between thesidewalls pocket region 212 can have a width that is less than the width of the gate structure and in particular embodiments,pocket region 112 can comprise a width less than or equal to about half the width of the gate structure. - A channel region which underlies the damascene gate structure and surrounding pocket (shown in
FIG. 29 ) region can additionally comprise boron as discussed above relative togate stack structures - In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
Claims (12)
1-21. (canceled)
22. A semiconductor construction comprising:
a semiconductive material substrate;
a first and a second transistor construction over the semiconductive substrate material, each of the first and second transistor constructions having opposing sidewalls with a pair of insulative spacers along the sidewalls;
a first and a second source/drain region within the substrate, the first transistor construction being disposed between the first and the second source/drain regions, a first end of the first source/drain region extending beneath the spacer on a first side of the first transistor construction and the second source/drain region extending beneath the spacer on an opposing second side of the first transistor construction;
a third and a fourth source/drain region within the substrate, the second transistor construction being disposed between the third and fourth source/drain regions, a first side of the fourth source/drain region extending beneath the spacer on a first side of the second transistor construction, and the third source/drain region extending beneath the spacer on an opposing second side of the second transistor construction; the first, second, third and fourth source/drain regions being commonly doped with a first type of dopant;
a source/drain extension associated with the first side of the first source/drain region, the source/drain extension being doped with a second type of dopant and extending the first side of the first source/drain region farther beneath the first transistor construction; extensions being absent from a second side of the first source/drain region, and absent from the second source/drain region.
23. The semiconductor construction of claim 22 further comprising channel regions defined within the substrate beneath each of the first and second transistor constructions at least a portion of the channel regions being doped with indium.
24. The semiconductor construction of claim 22 further comprising a source/drain extension associated with the first side of the fourth source/drain region, the source/drain extension being doped with a second type of dopant and extending the first side of the fourth source/drain region farther beneath the second transistor construction; extensions being absent from a second side of the fourth source/drain region, and absent from the third source/drain region.
25. The semiconductor construction of claim 22 further comprising an isolation structure between the first and second transistor constructions.
26. The semiconductor construction of claim 25 further comprising a doped pocket region within the semiconductive material beneath the isolation structure, at least a portion of the pocket region being doped with indium.
27. The semiconductor construction of claim 25 wherein the isolation structure comprises a first conductively-doped material separated from a second conductively-doped material by an intervening insulative material; the first conductively-doped material being doped to at least 1×1018 atoms/cm3 with n-type dopant and to at least 1×1018 atoms/cm3 with p-type dopant.
28. The semiconductor construction of claim 27 wherein a majority dopant in the first conductively doped material is p-type.
29. The semiconductor construction of claim 28 having an absence of any indium implant beneath the isolation structure.
30. The semiconductor construction of claim 28 having a lightly doped indium implant beneath the isolation structure.
31. The semiconductor construction of claim 22 further comprising a shallow trench isolation region between the first and the second transistor constructions.
32-64. (canceled)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US11/211,911 US20060022279A1 (en) | 2002-08-26 | 2005-08-24 | Semiconductor constructions |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/229,336 US6756619B2 (en) | 2002-08-26 | 2002-08-26 | Semiconductor constructions |
US10/367,520 US7157775B2 (en) | 2002-08-26 | 2003-02-13 | Semiconductor constructions |
US11/211,911 US20060022279A1 (en) | 2002-08-26 | 2005-08-24 | Semiconductor constructions |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/367,520 Division US7157775B2 (en) | 2002-08-26 | 2003-02-13 | Semiconductor constructions |
Publications (1)
Publication Number | Publication Date |
---|---|
US20060022279A1 true US20060022279A1 (en) | 2006-02-02 |
Family
ID=31887653
Family Applications (11)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/229,336 Expired - Lifetime US6756619B2 (en) | 2002-08-26 | 2002-08-26 | Semiconductor constructions |
US10/364,054 Expired - Fee Related US7045449B2 (en) | 2002-08-26 | 2003-02-10 | Methods of forming semiconductor constructions |
US10/367,520 Expired - Lifetime US7157775B2 (en) | 2002-08-26 | 2003-02-13 | Semiconductor constructions |
US10/624,628 Expired - Lifetime US7091113B2 (en) | 2002-08-26 | 2003-07-21 | Methods of forming semiconductor constructions |
US10/624,716 Expired - Lifetime US7285468B2 (en) | 2002-08-26 | 2003-07-21 | Methods of forming semiconductor constructions |
US10/624,627 Expired - Lifetime US7087478B2 (en) | 2002-08-26 | 2003-07-21 | Methods of forming semiconductor constructions |
US11/211,413 Abandoned US20050280033A1 (en) | 2002-08-26 | 2005-08-24 | Semiconductor constructions |
US11/211,374 Expired - Lifetime US7227227B2 (en) | 2002-08-26 | 2005-08-24 | Reduced leakage semiconductor device |
US11/211,373 Expired - Lifetime US7274056B2 (en) | 2002-08-26 | 2005-08-24 | Semiconductor constructions |
US11/211,911 Abandoned US20060022279A1 (en) | 2002-08-26 | 2005-08-24 | Semiconductor constructions |
US11/338,175 Abandoned US20060121712A1 (en) | 2002-08-26 | 2006-01-23 | Semiconductor constructions and methods of forming semiconductor constructions |
Family Applications Before (9)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/229,336 Expired - Lifetime US6756619B2 (en) | 2002-08-26 | 2002-08-26 | Semiconductor constructions |
US10/364,054 Expired - Fee Related US7045449B2 (en) | 2002-08-26 | 2003-02-10 | Methods of forming semiconductor constructions |
US10/367,520 Expired - Lifetime US7157775B2 (en) | 2002-08-26 | 2003-02-13 | Semiconductor constructions |
US10/624,628 Expired - Lifetime US7091113B2 (en) | 2002-08-26 | 2003-07-21 | Methods of forming semiconductor constructions |
US10/624,716 Expired - Lifetime US7285468B2 (en) | 2002-08-26 | 2003-07-21 | Methods of forming semiconductor constructions |
US10/624,627 Expired - Lifetime US7087478B2 (en) | 2002-08-26 | 2003-07-21 | Methods of forming semiconductor constructions |
US11/211,413 Abandoned US20050280033A1 (en) | 2002-08-26 | 2005-08-24 | Semiconductor constructions |
US11/211,374 Expired - Lifetime US7227227B2 (en) | 2002-08-26 | 2005-08-24 | Reduced leakage semiconductor device |
US11/211,373 Expired - Lifetime US7274056B2 (en) | 2002-08-26 | 2005-08-24 | Semiconductor constructions |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/338,175 Abandoned US20060121712A1 (en) | 2002-08-26 | 2006-01-23 | Semiconductor constructions and methods of forming semiconductor constructions |
Country Status (9)
Country | Link |
---|---|
US (11) | US6756619B2 (en) |
EP (1) | EP1532678A2 (en) |
JP (1) | JP2005536893A (en) |
KR (1) | KR100642404B1 (en) |
CN (2) | CN100419992C (en) |
AU (1) | AU2003270029A1 (en) |
SG (1) | SG149698A1 (en) |
TW (1) | TWI232548B (en) |
WO (1) | WO2004019384A2 (en) |
Families Citing this family (33)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100937650B1 (en) * | 2002-12-30 | 2010-01-19 | 동부일렉트로닉스 주식회사 | Method for manufacturing a transistor in a semiconductor device |
US6936518B2 (en) * | 2004-01-21 | 2005-08-30 | Intel Corporation | Creating shallow junction transistors |
US8996722B2 (en) * | 2004-11-01 | 2015-03-31 | Alcatel Lucent | Softrouter feature server |
US20060134917A1 (en) * | 2004-12-16 | 2006-06-22 | Lam Research Corporation | Reduction of etch mask feature critical dimensions |
KR20060076011A (en) * | 2004-12-29 | 2006-07-04 | 삼성전자주식회사 | Semiconductor devices and methods of forming the same |
US20070015847A1 (en) * | 2005-07-15 | 2007-01-18 | Applied Materials, Inc. | Red printing ink for color filter applications |
US20070176016A1 (en) * | 2006-02-01 | 2007-08-02 | Green Kenneth I | Sprinkler station expander |
US8852851B2 (en) | 2006-07-10 | 2014-10-07 | Micron Technology, Inc. | Pitch reduction technology using alternating spacer depositions during the formation of a semiconductor device and systems including same |
US8106519B2 (en) * | 2008-04-22 | 2012-01-31 | Macronix International Co., Ltd. | Methods for pitch reduction |
US7989307B2 (en) | 2008-05-05 | 2011-08-02 | Micron Technology, Inc. | Methods of forming isolated active areas, trenches, and conductive lines in semiconductor structures and semiconductor structures including the same |
US10151981B2 (en) | 2008-05-22 | 2018-12-11 | Micron Technology, Inc. | Methods of forming structures supported by semiconductor substrates |
US8409457B2 (en) * | 2008-08-29 | 2013-04-02 | Micron Technology, Inc. | Methods of forming a photoresist-comprising pattern on a substrate |
US8039399B2 (en) * | 2008-10-09 | 2011-10-18 | Micron Technology, Inc. | Methods of forming patterns utilizing lithography and spacers |
US8273634B2 (en) | 2008-12-04 | 2012-09-25 | Micron Technology, Inc. | Methods of fabricating substrates |
US8247302B2 (en) * | 2008-12-04 | 2012-08-21 | Micron Technology, Inc. | Methods of fabricating substrates |
US8796155B2 (en) | 2008-12-04 | 2014-08-05 | Micron Technology, Inc. | Methods of fabricating substrates |
US8268543B2 (en) | 2009-03-23 | 2012-09-18 | Micron Technology, Inc. | Methods of forming patterns on substrates |
US9330934B2 (en) | 2009-05-18 | 2016-05-03 | Micron Technology, Inc. | Methods of forming patterns on substrates |
US20110129991A1 (en) * | 2009-12-02 | 2011-06-02 | Kyle Armstrong | Methods Of Patterning Materials, And Methods Of Forming Memory Cells |
US8518788B2 (en) | 2010-08-11 | 2013-08-27 | Micron Technology, Inc. | Methods of forming a plurality of capacitors |
US8455341B2 (en) | 2010-09-02 | 2013-06-04 | Micron Technology, Inc. | Methods of forming features of integrated circuitry |
JP2012256012A (en) * | 2010-09-15 | 2012-12-27 | Semiconductor Energy Lab Co Ltd | Display device |
US8575032B2 (en) | 2011-05-05 | 2013-11-05 | Micron Technology, Inc. | Methods of forming a pattern on a substrate |
US9076680B2 (en) | 2011-10-18 | 2015-07-07 | Micron Technology, Inc. | Integrated circuitry, methods of forming capacitors, and methods of forming integrated circuitry comprising an array of capacitors and circuitry peripheral to the array |
US8669620B2 (en) * | 2011-12-20 | 2014-03-11 | Mika Nishisaka | Semiconductor device and method of manufacturing the same |
US9177794B2 (en) | 2012-01-13 | 2015-11-03 | Micron Technology, Inc. | Methods of patterning substrates |
US8629048B1 (en) | 2012-07-06 | 2014-01-14 | Micron Technology, Inc. | Methods of forming a pattern on a substrate |
US8796098B1 (en) * | 2013-02-26 | 2014-08-05 | Cypress Semiconductor Corporation | Embedded SONOS based memory cells |
US9337190B2 (en) * | 2013-03-12 | 2016-05-10 | Taiwan Semiconductor Manufacturing Company, Ltd. | Semiconductor device including dummy isolation gate structure and method of fabricating thereof |
US9997617B2 (en) | 2013-03-13 | 2018-06-12 | Qualcomm Incorporated | Metal oxide semiconductor (MOS) isolation schemes with continuous active areas separated by dummy gates and related methods |
US11430895B2 (en) * | 2020-06-03 | 2022-08-30 | Micron Technology, Inc. | Transistors including oxide semiconductive materials, and related microelectronic devices, memory devices, electronic systems, and methods |
KR20220049742A (en) * | 2020-10-15 | 2022-04-22 | 삼성전기주식회사 | Printed circuit board |
CN116896270A (en) * | 2022-04-11 | 2023-10-17 | 力旺电子股份有限公司 | Voltage converter and operation method thereof |
Citations (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4553098A (en) * | 1978-04-05 | 1985-11-12 | Hitachi, Ltd. | Battery checker |
US4826756A (en) * | 1987-07-01 | 1989-05-02 | Texas Instruments Incorporated | Low temperature deep ultraviolet resist hardening process using zenon chloride laser |
US4838991A (en) * | 1987-10-30 | 1989-06-13 | International Business Machines Corporation | Process for defining organic sidewall structures |
US5849614A (en) * | 1994-12-20 | 1998-12-15 | Sgs Thomson Microelectronics, Inc. | Method of isolation by active transistors with grounded gates |
US5904530A (en) * | 1991-05-15 | 1999-05-18 | Goldstar Electron Co., Ltd. | Method of making LDD structure spaced from channel doped region |
US5985727A (en) * | 1997-06-30 | 1999-11-16 | Sun Microsystems, Inc. | Method for forming MOS devices with retrograde pocket regions and counter dopant regions buried in the substrate surface |
US6025232A (en) * | 1997-11-12 | 2000-02-15 | Micron Technology, Inc. | Methods of forming field effect transistors and related field effect transistor constructions |
US6143635A (en) * | 1998-02-19 | 2000-11-07 | International Business Machines Corporation | Field effect transistors with improved implants and method for making such transistors |
US6232160B1 (en) * | 1999-09-15 | 2001-05-15 | Taiwan Semiconductor Manufacturing Company | Method of delta-channel in deep sub-micron process |
US6284579B1 (en) * | 1999-10-14 | 2001-09-04 | Taiwan Semiconductor Manufacturing Company | Drain leakage reduction by indium transient enchanced diffusion (TED) for low power applications |
US6297132B1 (en) * | 2000-02-07 | 2001-10-02 | Chartered Semiconductor Manufacturing Ltd. | Process to control the lateral doping profile of an implanted channel region |
US6312997B1 (en) * | 1998-08-12 | 2001-11-06 | Micron Technology, Inc. | Low voltage high performance semiconductor devices and methods |
US20020056873A1 (en) * | 1998-07-13 | 2002-05-16 | Hsing-Jen Wann | Structure and method of controlling short-channel effect of very short channel mosfet |
US6429491B1 (en) * | 1999-10-20 | 2002-08-06 | Transmeta Corporation | Electrostatic discharge protection for MOSFETs |
US6451658B2 (en) * | 1998-08-21 | 2002-09-17 | Micron Technology, Inc. | Graded layer for use in semiconductor circuits and method for making same |
US6512269B1 (en) * | 2000-09-07 | 2003-01-28 | International Business Machines Corporation | High-voltage high-speed SOI MOSFET |
US6562687B1 (en) * | 1999-01-15 | 2003-05-13 | Commissariat A L'energie Atomique | MIS transistor and method for making same on a semiconductor substrate |
US6638441B2 (en) * | 2002-01-07 | 2003-10-28 | Macronix International Co., Ltd. | Method for pitch reduction |
US6689664B2 (en) * | 2001-12-26 | 2004-02-10 | Dongbu Electronics Co., Ltd. | Transistor fabrication method |
US6750150B2 (en) * | 2001-10-18 | 2004-06-15 | Macronix International Co., Ltd. | Method for reducing dimensions between patterns on a photoresist |
US6806123B2 (en) * | 2002-04-26 | 2004-10-19 | Micron Technology, Inc. | Methods of forming isolation regions associated with semiconductor constructions |
Family Cites Families (131)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US986A (en) * | 1838-10-19 | Close stove for heating apabtments | ||
US182829A (en) * | 1876-10-03 | Improvement in wheel-plows | ||
US539709A (en) * | 1895-05-21 | Harness-pad | ||
US612166A (en) * | 1898-10-11 | Safety attachment for windows | ||
US164846A (en) * | 1875-06-22 | Improvement in nut-locks | ||
US386003A (en) * | 1888-07-10 | Window | ||
US590614A (en) * | 1897-09-28 | Combined hay and stock rack | ||
US627524A (en) * | 1898-07-07 | 1899-06-27 | Emil B Petersen | Heat or cold indicator. |
US628579A (en) * | 1898-09-12 | 1899-07-11 | Jessie D Ennis | Metal ceiling and side-wall plate. |
US640002A (en) * | 1899-06-20 | 1899-12-26 | George Kracker | Garment-supporter. |
US644548A (en) * | 1899-08-03 | 1900-02-27 | Smith Ferris | Nut-lock. |
US2856326A (en) * | 1956-03-19 | 1958-10-14 | Nat Dairy Prod Corp | Lactate composition for treatment of bovine ketosis |
US3225784A (en) * | 1963-02-25 | 1965-12-28 | George R Call | Low pressure warning device |
US3397909A (en) * | 1966-10-18 | 1968-08-20 | Jesse E. Gossman | Camper unit structure |
JPS4843590A (en) * | 1971-10-04 | 1973-06-23 | ||
US4366338A (en) * | 1981-01-09 | 1982-12-28 | Massachusetts Institute Of Technology | Compensating semiconductor materials |
US4570331A (en) | 1984-01-26 | 1986-02-18 | Inmos Corporation | Thick oxide field-shield CMOS process |
US4686000A (en) | 1985-04-02 | 1987-08-11 | Heath Barbara A | Self-aligned contact process |
JPS6272144A (en) * | 1985-09-25 | 1987-04-02 | Toshiba Corp | Semiconductor device |
US4937756A (en) | 1988-01-15 | 1990-06-26 | Industrial Technology Research Institute | Gated isolated structure |
US5225704A (en) | 1988-07-08 | 1993-07-06 | Mitsubishi Denki Kabushiki Kaisha | Field shield isolation structure for semiconductor memory device and method for manufacturing the same |
JP2507557B2 (en) | 1988-09-29 | 1996-06-12 | 三菱電機株式会社 | Method for manufacturing semiconductor device |
JPH0713877B2 (en) | 1988-10-19 | 1995-02-15 | 株式会社東芝 | Semiconductor memory |
US5097300A (en) | 1989-03-28 | 1992-03-17 | Seiko Epson Corporation | Semiconductor device and manufacturing method thereof |
US4985740A (en) | 1989-06-01 | 1991-01-15 | General Electric Company | Power field effect devices having low gate sheet resistance and low ohmic contact resistance |
USH986H (en) | 1989-06-09 | 1991-11-05 | International Business Machines Corporation | Field effect-transistor with asymmetrical structure |
US5027171A (en) * | 1989-08-28 | 1991-06-25 | The United States Of America As Represented By The Secretary Of The Navy | Dual polarity floating gate MOS analog memory device |
JP2571136B2 (en) * | 1989-11-17 | 1997-01-16 | 日本ゼオン株式会社 | Positive resist composition |
US5164806A (en) | 1990-05-23 | 1992-11-17 | Mitsubishi Denki Kabushiki Kaisha | Element isolating structure of semiconductor device suitable for high density integration |
JPH04105328A (en) | 1990-08-24 | 1992-04-07 | Mitsubishi Electric Corp | Manufacture of semiconductor device |
JP2547663B2 (en) | 1990-10-03 | 1996-10-23 | 三菱電機株式会社 | Semiconductor device |
US5168072A (en) | 1990-10-12 | 1992-12-01 | Texas Instruments Incorporated | Method of fabricating an high-performance insulated-gate field-effect transistor |
US5251128A (en) | 1990-11-19 | 1993-10-05 | General Electric Company | Motion artifact reduction in projection imaging |
US5255112A (en) * | 1990-12-20 | 1993-10-19 | Hitachi, Ltd. | Optical scanning apparatus and system |
US5369295A (en) | 1992-01-28 | 1994-11-29 | Thunderbird Technologies, Inc. | Fermi threshold field effect transistor with reduced gate and diffusion capacitance |
US5289026A (en) | 1991-08-14 | 1994-02-22 | Intel Corporation | Asymmetric floating gate overlap for improved device characteristics in buried bit-line devices |
JP2988597B2 (en) * | 1991-08-27 | 1999-12-13 | 株式会社エスジー | Rotational position detector |
US5353012A (en) | 1992-05-14 | 1994-10-04 | Bartronix, Inc. | Bed position and activity sensing apparatus |
US5338960A (en) | 1992-08-05 | 1994-08-16 | Harris Corporation | Formation of dual polarity source/drain extensions in lateral complementary channel MOS architectures |
JP3247801B2 (en) | 1993-07-27 | 2002-01-21 | 三菱電機株式会社 | Semiconductor device having SOI structure and method of manufacturing the same |
US5498898A (en) | 1993-12-28 | 1996-03-12 | Nippon Steel Corporation | Semiconductor device using element isolation by field shield |
EP0694211B1 (en) | 1994-02-17 | 2001-06-20 | National Semiconductor Corporation | A method for reducing the spacing between the horizontally-adjacent floating gates of a flash eprom array |
US5661053A (en) * | 1994-05-25 | 1997-08-26 | Sandisk Corporation | Method of making dense flash EEPROM cell array and peripheral supporting circuits formed in deposited field oxide with the use of spacers |
JP3802942B2 (en) | 1994-09-01 | 2006-08-02 | 株式会社ルネサステクノロジ | Semiconductor device, semiconductor memory device, and method of manufacturing semiconductor memory device |
JPH08130295A (en) | 1994-09-08 | 1996-05-21 | Mitsubishi Electric Corp | Semiconductor memory and semiconductor device |
US5429956A (en) | 1994-09-30 | 1995-07-04 | United Microelectronics Corporation | Method for fabricating a field effect transistor with a self-aligned anti-punchthrough implant channel |
US6331458B1 (en) | 1994-10-11 | 2001-12-18 | Advanced Micro Devices, Inc. | Active region implant methodology using indium to enhance short channel performance of a surface channel PMOS device |
JP3322492B2 (en) | 1994-11-28 | 2002-09-09 | 三菱電機株式会社 | Semiconductor device and manufacturing method thereof |
TW304301B (en) | 1994-12-01 | 1997-05-01 | At & T Corp | |
US6380598B1 (en) | 1994-12-20 | 2002-04-30 | Stmicroelectronics, Inc. | Radiation hardened semiconductor memory |
US5814875A (en) | 1995-01-31 | 1998-09-29 | Nippon Steel Corporation | Semiconductor device and method of manufacturing the same apparatus and method for providing semiconductor devices having a field shield element between devices |
JPH08288379A (en) | 1995-02-17 | 1996-11-01 | Nippon Steel Corp | Semiconductor device and manufacture thereof |
JPH08222710A (en) | 1995-02-17 | 1996-08-30 | Mitsubishi Electric Corp | Semiconductor device |
US5672524A (en) | 1995-08-01 | 1997-09-30 | Advanced Micro Devices, Inc. | Three-dimensional complementary field effect transistor process |
DE69625169D1 (en) | 1996-01-22 | 2003-01-16 | St Microelectronics Srl | Manufacture of natural transistors in a non-volatile memory process |
JPH09270466A (en) * | 1996-04-01 | 1997-10-14 | Mitsubishi Electric Corp | Semiconductor device and manufacture thereof |
US5946568A (en) | 1996-05-17 | 1999-08-31 | Mosel Vitelic, Inc. | Self aligned method of fabricating a DRAM with improved capacitance |
JP3274072B2 (en) * | 1996-08-05 | 2002-04-15 | 株式会社ミツバ | Power supply structure in electric motor |
US6832997B2 (en) * | 2001-06-06 | 2004-12-21 | Oratec Interventions, Inc. | Electromagnetic energy delivery intervertebral disc treatment devices |
US5677224A (en) | 1996-09-03 | 1997-10-14 | Advanced Micro Devices, Inc. | Method of making asymmetrical N-channel and P-channel devices |
US5858847A (en) | 1997-03-28 | 1999-01-12 | Chartered Semiconductor Manufacturing, Ltd. | Method for a lightly doped drain structure |
KR100249170B1 (en) * | 1997-04-10 | 2000-03-15 | 김영환 | Method for fabricating metal line of semiconductor device |
JP3058119B2 (en) | 1997-04-25 | 2000-07-04 | 日本電気株式会社 | Method for manufacturing semiconductor device |
US5866934A (en) | 1997-06-20 | 1999-02-02 | Advanced Micro Devices, Inc. | Parallel and series-coupled transistors having gate conductors formed on sidewall surfaces of a sacrificial structure |
JP3594779B2 (en) | 1997-06-24 | 2004-12-02 | 株式会社ルネサステクノロジ | Method for manufacturing semiconductor device |
US6121666A (en) * | 1997-06-27 | 2000-09-19 | Sun Microsystems, Inc. | Split gate oxide asymmetric MOS devices |
US6093951A (en) | 1997-06-30 | 2000-07-25 | Sun Microsystems, Inc. | MOS devices with retrograde pocket regions |
US6277720B1 (en) | 1997-06-30 | 2001-08-21 | Texas Instruments Incorporated | Silicon nitride dopant diffusion barrier in integrated circuits |
US5866448A (en) | 1997-07-30 | 1999-02-02 | Chartered Semiconductor Manufacturing Ltd. | Procedure for forming a lightly-doped-drain structure using polymer layer |
JPH11126899A (en) | 1997-10-22 | 1999-05-11 | Mitsubishi Electric Corp | Semiconductor device and manufacture thereof |
US6306712B1 (en) | 1997-12-05 | 2001-10-23 | Texas Instruments Incorporated | Sidewall process and method of implantation for improved CMOS with benefit of low CGD, improved doping profiles, and insensitivity to chemical processing |
US5856226A (en) * | 1997-12-19 | 1999-01-05 | Texas Instruments-Acer Incorporated | Method of making ultra-short channel MOSFET with self-aligned silicided contact and extended S/D junction |
US6146934A (en) | 1997-12-19 | 2000-11-14 | Advanced Micro Devices, Inc. | Semiconductor device with asymmetric PMOS source/drain implant and method of manufacture thereof |
US5877056A (en) | 1998-01-08 | 1999-03-02 | Texas Instruments-Acer Incorporated | Ultra-short channel recessed gate MOSFET with a buried contact |
US6492694B2 (en) | 1998-02-27 | 2002-12-10 | Micron Technology, Inc. | Highly conductive composite polysilicon gate for CMOS integrated circuits |
US6289235B1 (en) | 1998-03-05 | 2001-09-11 | Wake Forest University | Method and system for creating three-dimensional images using tomosynthetic computed tomography |
US6160405A (en) | 1998-03-30 | 2000-12-12 | Jovial Test Equipment, Inc. | Method and apparatus for remotely changing signal characteristics of a signal generator |
JP3955148B2 (en) * | 1998-04-13 | 2007-08-08 | 富士通株式会社 | Resist composition and pattern forming method |
DE19817476B4 (en) * | 1998-04-20 | 2004-03-25 | Patent-Treuhand-Gesellschaft für elektrische Glühlampen mbH | Fluorescent lamp with spacers and locally thinned fluorescent layer thickness |
US5970352A (en) | 1998-04-23 | 1999-10-19 | Kabushiki Kaisha Toshiba | Field effect transistor having elevated source and drain regions and methods for manufacturing the same |
US6351034B1 (en) * | 1998-06-01 | 2002-02-26 | Micron Technology, Inc. | Clip chip carrier |
US6180468B1 (en) * | 1998-10-23 | 2001-01-30 | Advanced Micro Devices Inc. | Very low thermal budget channel implant process for semiconductors |
JP2000133725A (en) | 1998-10-26 | 2000-05-12 | Mitsubishi Electric Corp | Semiconductor memory device |
US6033952A (en) | 1998-11-30 | 2000-03-07 | Mitsubishi Denki Kabushiki Kaisha | Method of manufacturing a semiconductor device |
TW406350B (en) | 1998-12-07 | 2000-09-21 | United Microelectronics Corp | Method for manufacturing the shallow trench isolation area |
TW396549B (en) | 1998-12-19 | 2000-07-01 | United Microelectronics Corp | The flash memory's manufacturing methods |
US6207510B1 (en) * | 1999-01-12 | 2001-03-27 | Lucent Technologies Inc. | Method for making an integrated circuit including high and low voltage transistors |
US6242329B1 (en) | 1999-02-03 | 2001-06-05 | Advanced Micro Devices, Inc. | Method for manufacturing asymmetric channel transistor |
US6444548B2 (en) | 1999-02-25 | 2002-09-03 | International Business Machines Corporation | Bitline diffusion with halo for improved array threshold voltage control |
US6291282B1 (en) * | 1999-02-26 | 2001-09-18 | Texas Instruments Incorporated | Method of forming dual metal gate structures or CMOS devices |
US6060364A (en) | 1999-03-02 | 2000-05-09 | Advanced Micro Devices, Inc. | Fast Mosfet with low-doped source/drain |
US6743679B2 (en) | 1999-03-03 | 2004-06-01 | Koninklijke Philips Electronics N.V. | Integrated circuit devices with high and low voltage components and processes for manufacturing these devices |
FR2791173B1 (en) * | 1999-03-19 | 2001-06-29 | Electronique Controle Mesure | DEVICE FOR DETECTING THE SUPPORT AND PASSING OF A VEHICLE WHEEL ON A PAVEMENT USING A CONDUCTIVE RUBBER AND ITS INSTALLATION METHOD |
US6436747B1 (en) | 1999-04-21 | 2002-08-20 | Matsushita Electtric Industrial Co., Ltd. | Method of fabricating semiconductor device |
US6333217B1 (en) | 1999-05-14 | 2001-12-25 | Matsushita Electric Industrial Co., Ltd. | Method of forming MOSFET with channel, extension and pocket implants |
US6187624B1 (en) | 1999-06-04 | 2001-02-13 | Taiwan Semiconductor Manufacturing Company | Method for making closely spaced capacitors with reduced parasitic capacitance on a dynamic random access memory (DRAM) device |
KR100332107B1 (en) | 1999-06-29 | 2002-04-10 | 박종섭 | Method of manufacturing a transistor in a semiconductor device |
US6251744B1 (en) | 1999-07-19 | 2001-06-26 | Taiwan Semiconductor Manufacturing Company | Implant method to improve characteristics of high voltage isolation and high voltage breakdown |
US6573565B2 (en) | 1999-07-28 | 2003-06-03 | International Business Machines Corporation | Method and structure for providing improved thermal conduction for silicon semiconductor devices |
US6228731B1 (en) | 1999-08-16 | 2001-05-08 | Taiwan Semiconductor Manufacturing Company | Re-etched spacer process for a self-aligned structure |
US6297082B1 (en) | 1999-08-25 | 2001-10-02 | United Microelectronics Corp. | Method of fabricating a MOS transistor with local channel ion implantation regions |
US6091630A (en) | 1999-09-10 | 2000-07-18 | Stmicroelectronics, Inc. | Radiation hardened semiconductor memory |
US7091093B1 (en) * | 1999-09-17 | 2006-08-15 | Matsushita Electric Industrial Co., Ltd. | Method for fabricating a semiconductor device having a pocket dopant diffused layer |
US6432802B1 (en) | 1999-09-17 | 2002-08-13 | Matsushita Electronics Corporation | Method for fabricating semiconductor device |
JP2001102580A (en) | 1999-09-30 | 2001-04-13 | Nec Corp | Semiconductor device and manufacturing method thereof |
US6362057B1 (en) | 1999-10-26 | 2002-03-26 | Motorola, Inc. | Method for forming a semiconductor device |
US6362034B1 (en) | 1999-12-20 | 2002-03-26 | Intel Corporation | Method of forming MOSFET gate electrodes having reduced depletion region growth sensitivity to applied electric field |
US20010053204A1 (en) | 2000-02-10 | 2001-12-20 | Nassir Navab | Method and apparatus for relative calibration of a mobile X-ray C-arm and an external pose tracking system |
JP3581073B2 (en) * | 2000-03-07 | 2004-10-27 | シャープ株式会社 | Image sensor and method of manufacturing the same |
US6458666B2 (en) | 2000-06-09 | 2002-10-01 | Texas Instruments Incorporated | Spot-implant method for MOS transistor applications |
US6420749B1 (en) | 2000-06-23 | 2002-07-16 | International Business Machines Corporation | Trench field shield in trench isolation |
JP2002033477A (en) | 2000-07-13 | 2002-01-31 | Nec Corp | Semiconductor device and its fabricating method |
KR100379510B1 (en) | 2000-07-29 | 2003-04-10 | 주식회사 하이닉스반도체 | Method for fabricating semiconductor device |
JP3386043B2 (en) | 2000-08-09 | 2003-03-10 | 株式会社村田製作所 | Surface acoustic wave device |
US7064399B2 (en) | 2000-09-15 | 2006-06-20 | Texas Instruments Incorporated | Advanced CMOS using super steep retrograde wells |
JP4057770B2 (en) * | 2000-10-11 | 2008-03-05 | 株式会社ルネサステクノロジ | Semiconductor integrated circuit device |
US6552401B1 (en) | 2000-11-27 | 2003-04-22 | Micron Technology | Use of gate electrode workfunction to improve DRAM refresh |
US6468865B1 (en) | 2000-11-28 | 2002-10-22 | Advanced Micro Devices, Inc. | Method of simultaneous formation of bitline isolation and periphery oxide |
JP2002198500A (en) | 2000-12-27 | 2002-07-12 | Mitsubishi Electric Corp | Semiconductor integrated circuit device and manufacturing method therefor |
US6518113B1 (en) | 2001-02-06 | 2003-02-11 | Advanced Micro Devices, Inc. | Doping of thin amorphous silicon work function control layers of MOS gate electrodes |
JP3940565B2 (en) | 2001-03-29 | 2007-07-04 | 株式会社東芝 | Semiconductor device and manufacturing method thereof |
US6451704B1 (en) | 2001-05-07 | 2002-09-17 | Chartered Semiconductor Manufacturing Ltd. | Method for forming PLDD structure with minimized lateral dopant diffusion |
US20020182829A1 (en) * | 2001-05-31 | 2002-12-05 | Chia-Hsing Chen | Method for forming nitride read only memory with indium pocket region |
US6627524B2 (en) | 2001-06-06 | 2003-09-30 | Micron Technology, Inc. | Methods of forming transistor gates; and methods of forming programmable read-only memory constructions |
FR2826178B1 (en) | 2001-06-13 | 2004-11-05 | St Microelectronics Sa | METHOD FOR DOPING AN ACTIVE ELEMENT OF A SELF-ALIGNING INTEGRATED CIRCUIT AND INTEGRATED CIRCUIT |
JP4665141B2 (en) * | 2001-06-29 | 2011-04-06 | 富士通セミコンダクター株式会社 | Semiconductor device and manufacturing method thereof |
KR100438772B1 (en) | 2001-08-07 | 2004-07-05 | 삼성전자주식회사 | Method for manufacturing semiconductor device capable to prevent bubble defects |
US20030071310A1 (en) | 2001-10-11 | 2003-04-17 | Salling Craig T. | Method to increase substrate potential in MOS transistors used in ESD protection circuits |
US6515899B1 (en) | 2001-11-09 | 2003-02-04 | Lattice Semiconductor Corporation | Non-volatile memory cell with enhanced cell drive current |
US6521487B1 (en) | 2001-12-05 | 2003-02-18 | United Microelectronics Corp. | Method for making a thyristor |
US6887758B2 (en) * | 2002-10-09 | 2005-05-03 | Freescale Semiconductor, Inc. | Non-volatile memory device and method for forming |
-
2002
- 2002-08-26 US US10/229,336 patent/US6756619B2/en not_active Expired - Lifetime
-
2003
- 2003-02-10 US US10/364,054 patent/US7045449B2/en not_active Expired - Fee Related
- 2003-02-13 US US10/367,520 patent/US7157775B2/en not_active Expired - Lifetime
- 2003-07-21 US US10/624,628 patent/US7091113B2/en not_active Expired - Lifetime
- 2003-07-21 US US10/624,716 patent/US7285468B2/en not_active Expired - Lifetime
- 2003-07-21 US US10/624,627 patent/US7087478B2/en not_active Expired - Lifetime
- 2003-08-25 AU AU2003270029A patent/AU2003270029A1/en not_active Abandoned
- 2003-08-25 JP JP2004531255A patent/JP2005536893A/en active Pending
- 2003-08-25 SG SG200702232-0A patent/SG149698A1/en unknown
- 2003-08-25 EP EP03751923A patent/EP1532678A2/en not_active Withdrawn
- 2003-08-25 WO PCT/US2003/026906 patent/WO2004019384A2/en active Application Filing
- 2003-08-25 CN CNB038246325A patent/CN100419992C/en not_active Expired - Fee Related
- 2003-08-25 KR KR1020057003397A patent/KR100642404B1/en not_active IP Right Cessation
- 2003-08-25 CN CN2006101463167A patent/CN1941380B/en not_active Expired - Fee Related
- 2003-08-26 TW TW092123474A patent/TWI232548B/en not_active IP Right Cessation
-
2005
- 2005-08-24 US US11/211,413 patent/US20050280033A1/en not_active Abandoned
- 2005-08-24 US US11/211,374 patent/US7227227B2/en not_active Expired - Lifetime
- 2005-08-24 US US11/211,373 patent/US7274056B2/en not_active Expired - Lifetime
- 2005-08-24 US US11/211,911 patent/US20060022279A1/en not_active Abandoned
-
2006
- 2006-01-23 US US11/338,175 patent/US20060121712A1/en not_active Abandoned
Patent Citations (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4553098A (en) * | 1978-04-05 | 1985-11-12 | Hitachi, Ltd. | Battery checker |
US4826756A (en) * | 1987-07-01 | 1989-05-02 | Texas Instruments Incorporated | Low temperature deep ultraviolet resist hardening process using zenon chloride laser |
US4838991A (en) * | 1987-10-30 | 1989-06-13 | International Business Machines Corporation | Process for defining organic sidewall structures |
US5904530A (en) * | 1991-05-15 | 1999-05-18 | Goldstar Electron Co., Ltd. | Method of making LDD structure spaced from channel doped region |
US5849614A (en) * | 1994-12-20 | 1998-12-15 | Sgs Thomson Microelectronics, Inc. | Method of isolation by active transistors with grounded gates |
US5985727A (en) * | 1997-06-30 | 1999-11-16 | Sun Microsystems, Inc. | Method for forming MOS devices with retrograde pocket regions and counter dopant regions buried in the substrate surface |
US6025232A (en) * | 1997-11-12 | 2000-02-15 | Micron Technology, Inc. | Methods of forming field effect transistors and related field effect transistor constructions |
US6143635A (en) * | 1998-02-19 | 2000-11-07 | International Business Machines Corporation | Field effect transistors with improved implants and method for making such transistors |
US20020056873A1 (en) * | 1998-07-13 | 2002-05-16 | Hsing-Jen Wann | Structure and method of controlling short-channel effect of very short channel mosfet |
US6312997B1 (en) * | 1998-08-12 | 2001-11-06 | Micron Technology, Inc. | Low voltage high performance semiconductor devices and methods |
US6451658B2 (en) * | 1998-08-21 | 2002-09-17 | Micron Technology, Inc. | Graded layer for use in semiconductor circuits and method for making same |
US6562687B1 (en) * | 1999-01-15 | 2003-05-13 | Commissariat A L'energie Atomique | MIS transistor and method for making same on a semiconductor substrate |
US6232160B1 (en) * | 1999-09-15 | 2001-05-15 | Taiwan Semiconductor Manufacturing Company | Method of delta-channel in deep sub-micron process |
US6284579B1 (en) * | 1999-10-14 | 2001-09-04 | Taiwan Semiconductor Manufacturing Company | Drain leakage reduction by indium transient enchanced diffusion (TED) for low power applications |
US6429491B1 (en) * | 1999-10-20 | 2002-08-06 | Transmeta Corporation | Electrostatic discharge protection for MOSFETs |
US6297132B1 (en) * | 2000-02-07 | 2001-10-02 | Chartered Semiconductor Manufacturing Ltd. | Process to control the lateral doping profile of an implanted channel region |
US6512269B1 (en) * | 2000-09-07 | 2003-01-28 | International Business Machines Corporation | High-voltage high-speed SOI MOSFET |
US6750150B2 (en) * | 2001-10-18 | 2004-06-15 | Macronix International Co., Ltd. | Method for reducing dimensions between patterns on a photoresist |
US6689664B2 (en) * | 2001-12-26 | 2004-02-10 | Dongbu Electronics Co., Ltd. | Transistor fabrication method |
US6638441B2 (en) * | 2002-01-07 | 2003-10-28 | Macronix International Co., Ltd. | Method for pitch reduction |
US6806123B2 (en) * | 2002-04-26 | 2004-10-19 | Micron Technology, Inc. | Methods of forming isolation regions associated with semiconductor constructions |
Also Published As
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US7274056B2 (en) | Semiconductor constructions | |
KR100819562B1 (en) | Semiconductor device having retrograde region and method of fabricating the same | |
US7060574B2 (en) | Buried channel type transistor having a trench gate and method of manufacturing the same | |
US6211026B1 (en) | Methods of forming integrated circuitry, methods of forming elevated source/drain regions of a field effect transistor, and methods of forming field effect transistors | |
EP0862208A2 (en) | Semiconductor device and method of manufacturing the same | |
US20100267210A1 (en) | Semiconductor device and method of fabricating the same | |
US8329539B2 (en) | Semiconductor device having recessed gate electrode and method of fabricating the same | |
US6329271B1 (en) | Self-aligned channel implantation | |
US7105402B2 (en) | Semiconductor constructions, and methods of forming semiconductor constructions | |
US6875666B2 (en) | Methods of manufacturing transistors and transistors having an anti-punchthrough region | |
KR100485690B1 (en) | MOS Transistor and Method of manufacturing the same | |
US20040259313A1 (en) | Transistor and method for fabricating the same | |
US6660600B2 (en) | Methods of forming integrated circuitry, methods of forming elevated source/drain regions of a field effect transistor, and methods of forming field effect transistors | |
KR100541697B1 (en) | DRAM cell transistor manufacturing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- AFTER EXAMINER'S ANSWER OR BOARD OF APPEALS DECISION |