US20010039119A1 - Semiconductor wafer and method for fabrication thereof - Google Patents
Semiconductor wafer and method for fabrication thereof Download PDFInfo
- Publication number
- US20010039119A1 US20010039119A1 US09/447,309 US44730999A US2001039119A1 US 20010039119 A1 US20010039119 A1 US 20010039119A1 US 44730999 A US44730999 A US 44730999A US 2001039119 A1 US2001039119 A1 US 2001039119A1
- Authority
- US
- United States
- Prior art keywords
- wafer
- polishing
- grinding
- front surface
- mirror
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 47
- 239000004065 semiconductor Substances 0.000 title claims abstract description 28
- 238000004519 manufacturing process Methods 0.000 title description 7
- 238000005498 polishing Methods 0.000 claims abstract description 93
- 238000000227 grinding Methods 0.000 claims abstract description 73
- 238000005530 etching Methods 0.000 claims abstract description 24
- 239000003513 alkali Substances 0.000 claims description 8
- 238000001039 wet etching Methods 0.000 claims description 4
- 235000012431 wafers Nutrition 0.000 description 118
- 239000000243 solution Substances 0.000 description 16
- 238000004140 cleaning Methods 0.000 description 11
- 230000002093 peripheral effect Effects 0.000 description 7
- 239000004744 fabric Substances 0.000 description 6
- VYPSYNLAJGMNEJ-UHFFFAOYSA-N Silicium dioxide Chemical compound O=[Si]=O VYPSYNLAJGMNEJ-UHFFFAOYSA-N 0.000 description 5
- 239000003795 chemical substances by application Substances 0.000 description 5
- MHAJPDPJQMAIIY-UHFFFAOYSA-N Hydrogen peroxide Chemical compound OO MHAJPDPJQMAIIY-UHFFFAOYSA-N 0.000 description 4
- 239000006061 abrasive grain Substances 0.000 description 4
- 238000007796 conventional method Methods 0.000 description 4
- PEDCQBHIVMGVHV-UHFFFAOYSA-N Glycerine Chemical compound OCC(O)CO PEDCQBHIVMGVHV-UHFFFAOYSA-N 0.000 description 3
- KWYUFKZDYYNOTN-UHFFFAOYSA-M Potassium hydroxide Chemical compound [OH-].[K+] KWYUFKZDYYNOTN-UHFFFAOYSA-M 0.000 description 3
- HEMHJVSKTPXQMS-UHFFFAOYSA-M Sodium hydroxide Chemical compound [OH-].[Na+] HEMHJVSKTPXQMS-UHFFFAOYSA-M 0.000 description 3
- 239000007864 aqueous solution Substances 0.000 description 3
- 238000011109 contamination Methods 0.000 description 3
- 238000005336 cracking Methods 0.000 description 3
- 230000035945 sensitivity Effects 0.000 description 3
- JOYRKODLDBILNP-UHFFFAOYSA-N Ethyl urethane Chemical compound CCOC(N)=O JOYRKODLDBILNP-UHFFFAOYSA-N 0.000 description 2
- VEXZGXHMUGYJMC-UHFFFAOYSA-N Hydrochloric acid Chemical compound Cl VEXZGXHMUGYJMC-UHFFFAOYSA-N 0.000 description 2
- 239000002253 acid Substances 0.000 description 2
- 239000000969 carrier Substances 0.000 description 2
- 239000013078 crystal Substances 0.000 description 2
- 229910021421 monocrystalline silicon Inorganic materials 0.000 description 2
- 229920002635 polyurethane Polymers 0.000 description 2
- 239000004814 polyurethane Substances 0.000 description 2
- 239000011347 resin Substances 0.000 description 2
- 229920005989 resin Polymers 0.000 description 2
- 239000000377 silicon dioxide Substances 0.000 description 2
- VHUUQVKOLVNVRT-UHFFFAOYSA-N Ammonium hydroxide Chemical compound [NH4+].[OH-] VHUUQVKOLVNVRT-UHFFFAOYSA-N 0.000 description 1
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- 239000000853 adhesive Substances 0.000 description 1
- 230000001070 adhesive effect Effects 0.000 description 1
- PNEYBMLMFCGWSK-UHFFFAOYSA-N aluminium oxide Inorganic materials [O-2].[O-2].[O-2].[Al+3].[Al+3] PNEYBMLMFCGWSK-UHFFFAOYSA-N 0.000 description 1
- QGZKDVFQNNGYKY-UHFFFAOYSA-N ammonia Natural products N QGZKDVFQNNGYKY-UHFFFAOYSA-N 0.000 description 1
- 238000003486 chemical etching Methods 0.000 description 1
- 238000006243 chemical reaction Methods 0.000 description 1
- 239000008119 colloidal silica Substances 0.000 description 1
- 239000000356 contaminant Substances 0.000 description 1
- 230000007547 defect Effects 0.000 description 1
- 238000006073 displacement reaction Methods 0.000 description 1
- 238000001035 drying Methods 0.000 description 1
- 230000000694 effects Effects 0.000 description 1
- 238000002474 experimental method Methods 0.000 description 1
- 238000010438 heat treatment Methods 0.000 description 1
- 239000000203 mixture Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 239000000843 powder Substances 0.000 description 1
- 238000003825 pressing Methods 0.000 description 1
- 238000012545 processing Methods 0.000 description 1
- 230000002250 progressing effect Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- HBMJWWWQQXIZIP-UHFFFAOYSA-N silicon carbide Chemical compound [Si+]#[C-] HBMJWWWQQXIZIP-UHFFFAOYSA-N 0.000 description 1
- 229910010271 silicon carbide Inorganic materials 0.000 description 1
- 239000007858 starting material Substances 0.000 description 1
- 238000003756 stirring Methods 0.000 description 1
- 239000004575 stone Substances 0.000 description 1
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/302—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to change their surface-physical characteristics or shape, e.g. etching, polishing, cutting
- H01L21/304—Mechanical treatment, e.g. grinding, polishing, cutting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/02002—Preparing wafers
- H01L21/02005—Preparing bulk and homogeneous wafers
- H01L21/02008—Multistep processes
Definitions
- the present invention relates to a semiconductor wafer, and especially a method for fabrication of a single crystal silicon wafer.
- a conventional method for fabricating a semiconductor wafer comprises a slicing step to obtain wafers of a thin disc shape by slicing a single crystal silicon ingot pulled with a single crystal pulling apparatus; a coarse chamfering step to chamfer a peripheral edge portion of the sliced wafer in order to prevent cracking or breakage of the wafer; a lapping step to flatten both of the front surface and the back surface of the chamfered wafer; a cleaning or etching step to remove a remaining mechanical damage layer formed by the chamfering step and lapping step; and a mirror-polishing step to mirror-polish the front surface of the etched wafer. As shown in FIG.
- the surface-grinding step has been introduced to support the lapping process, since high flatness of the wafer cannot be achieved only by the lapping process when a diameter of the wafer is large, especially more than 300 mm.
- grinding striations formed at the most peripheral portion during surface-grinding of the front surface or the both surfaces of the wafer have a P-V value of about 0.2 to 0.1 ⁇ m and a striation interval of about 1 to 10 mm. Accordingly, the shape of the polishing cloth is copied (followed) to the shape of the grinding striations when it is subjected to double side polishing, so that grinding striations remain as micro roughness having a P-V value of about 30 to 50 nm, even after a finishing mirror-polishing step.
- the present invention has been accomplished to solve the above-mentioned conventional problems, and an object of the invention is to eliminate the grinding striations which remain on the front surface even when double side polishing and front surface finishing mirror-polishing are conducted after the above-mentioned conventional step of surface-grinding of the front surface or the both surfaces, to improve the quality of the front surface of the wafer, and to provide the semiconductor wafer having a proper quality in the back surface suitable for the device process, and a method for fabricating it.
- the present invention provides a semiconductor wafer obtained, at least, by removing a mechanical damage layer by etching both surfaces of the wafer, flattening one of the surfaces by a surface-grinding means, polishing both of the surfaces, and then subjecting a front surface of the wafer to a finishing mirror-polishing when defining the surface subjected to surface-grinding as a back surface of the wafer.
- the wafer is excellent in flatness on both surfaces, and condition of the surfaces is different from each other.
- the front surface is finished to be a mirror surface having no micro roughness formed during surface-grinding
- the wafer of the present invention When the wafer of the present invention is used, there are no grinding striations remaining on the front surface which are formed in the case of the conventional wafer fabricated by conducting lapping of the both surfaces, surface-grinding of the front surface or the both surfaces, double side polishing, and mirror-polishing. Furthermore, when the wafer of the present invention is chucked at the back surface thereof, there are no problems, which may be easily caused in a device process because of too good flatness of the back surface, such as indistinguishability of the front surface from the back surface, necessity of re-adjustment of sensing sensitivity, difficulty of chucking and releasing the wafer, and liabilities in a conveying line such as contamination.
- the grinding striations on the back surface are never transferred on the front surface in fabrication of the wafer of the present invention. Accordingly, it can be used in a process of highly integrated devices, productivity and yield of a device can be improved, and cost can be significantly reduced.
- the present invention also provides a method for fabricating a semiconductor wafer comprising at least slicing a wafer from a semiconductor ingot, lapping both surfaces of the wafer, removing a mechanical damage layer by etching treatment, flattening one of the surfaces by a surface-grinding means, polishing both of the surfaces, and then subjecting a front surface of the wafer to a finishing mirror-polishing when defining the surface subjected to surface-grinding as a back surface of the wafer.
- a wafer having high flatness can be easily fabricated at low cost, as compared with the conventional method comprising a double side lapping step, a step of grinding a front surface or both surfaces, a double side polishing step and a mirror-polishing step.
- a problem of grinding striations remaining on the surface which is one of disadvantages in the conventional method, can be solved, and a wafer having a front surface comprising a mirror surface without grinding striations and micro roughness and a back surface with desired grinding striations, can be fabricated easily and at low cost.
- the mirror edge polishing (mirror-polishing on chamfered edge) is conducted before or after the double side polishing step, defects such as cracking or breakage of the wafer can be prevented during polishing or in a device process.
- the mirror edge polishing is more effective, since it is conducted after the peripheral edge portion of the wafer is ground for coarse chamfering before the lapping step in order to prevent cracking or breakage of the wafer or the like during lapping and a surface-grinding.
- a semiconductor wafer having the front surface which is a mirror surface with high flatness and high brightness and without micro roughness and the back surface having appropriate fine grinding striations can be fabricated easily and at low cost. Accordingly, when the wafer is chucked in a device process, the grinding striations on the back surface are never transferred on the front surface of the wafer of the present invention, and it can be used in a process of highly integrated devices, productivity and yield of a device can be improved in a device process, and cost can be significantly reduced.
- FIG. 1(A) is a flow chart showing a method of fabricating a semiconductor wafer from a semiconductor ingot according to the present invention, and a surface condition of the wafer.
- FIG. 1(B) is a flow chart showing a conventional method of fabricating a semiconductor wafer from a semiconductor ingot, and a surface condition of the wafer.
- FIG. 2 is a schematic view showing a double side lapping apparatus used in the method of the present invention.
- FIG. 3 is a schematic view showing a single side surface-grinding apparatus used in the method of the present invention.
- FIG. 4 is a schematic view showing a double side polishing apparatus used in the method of the present invention.
- FIG. 5 is a schematic view showing a single side finishing mirror-polishing apparatus used in the method of the present invention.
- the inventors of the present invention have found that it is preferable to use a surface formed by lapping without grinding striations as a front surface, and to use the other surface with grinding striations easily remaining after surface-grinding as a back surface of the wafer, in order to fabricate a wafer wherein grinding striations are eliminated which remain on the front surface even when double side polishing and finishing mirror-polishing are conducted, after a conventional lapping step and a step of surface-grinding a front surface or both surfaces of the wafer described above, and wherein there is no damage or problem relating to the back surface condition formed in a device process, and thereby both quality of the front surface and condition of the back surface can be improved, and have completed the present invention by defining combination of each step such as a lapping step, a surface-grinding step, a polishing step and a mirror-polishing step, and various conditions thereof.
- FIG. 1(A) is a flow chart schematically showing a method of fabrication according to the present invention, and a surface condition of the wafer obtained in each step.
- the method of fabrication shown in FIG. 1(A) substantially comprises the following eight steps.
- a slicing step of slicing a semiconductor single crystal ingot into a thin disc-shape wafer 1 (see FIG. 1[A]( a )).
- the mechanical damage 2 and the etch pit 3 on the both surfaces 1 a , 1 b of the wafer 1 are removed by the polishing step, but grinding striations remain on the surface 1 a which was surface-ground (see FIG. 1[A]( f )).
- the surface 1 a of the wafer 1 which is surface-ground is defined as a back surface, and a front surface of the wafer 1 subjected to the double side polishing is subjected to a finishing mirror-polishing. Thereby, there can be obtained the semiconductor wafer having a front surface 1 b and a back surface 1 a which is surface-ground (see FIG. 1[A]( g )).
- FIG. 2 shows an example of double side lapping apparatus used in the method of the present invention.
- a sliced wafer 1 is set between the lapping turn tables (the upper turn table 11 and the lower turn table 12 ) which are faced each other vertically.
- Lapping solution 17 which is generally a mixture of alumina or silicon carbide abrasive grains and glycerol is poured from a lapping solution nozzle 16 to a space between the lapping table and the wafer, in order to mechanically grind both surface of the wafer by rotating the lapping table for rubbing with pressing it on the wafer under pressure.
- the upper turn table 11 and the lower turn table 12 are rotated in opposite directions to each other.
- a center gear (sun gear) 13 is provided on the lower turn table 12
- an internal gear 14 is provided on the outer periphery of the lower turn table 12 .
- Plural geared carriers 15 carrying plural wafers 1 each set in a wafer receiving hole, are interposed between the upper and lower lapping turn tables, and rotated and revolved between the center gear 13 and the internal gear 14 . Thereby, the plural wafers 1 can be lapped at the same time under an adequate pressure applied by the upper turn table 11 .
- the surface-grinding apparatus is an apparatus for grinding the wafer with a grinding wheel (grinding stone) after lapping and etching treatment to achieve higher flatness.
- a double side grinding apparatus for grinding both surfaces of the wafer at the same time, an infeed surface-grinding apparatus for grinding one surface or the like, are well known. In the method of the present invention, the latter is used.
- FIG. 3 One example of the apparatus is shown in FIG. 3.
- the wafer 1 lapped as described above is fixed on a rotatable suction plate 21 having a suction type fixing mechanism, and rotated by a suction plate driving motor 24 , and the front surface or the back surface of the wafer can be ground with a cup-like grinding wheel 22 driven at high speed by a grinding wheel driving motor 23 .
- a vacuum source (not shown) to which a vacuum pipe 25 is connected, is used.
- the double side polishing apparatus used in a double side polishing step is for mechanochemically polishing both surfaces of the wafer having stable thickness accuracy and flatness accuracy, subjected to the slicing step, the chamfering step, the flattening step and the etching step.
- a wafer 1 subjected to surface-grinding is set between polishing pads 33 , 34 consisting of polyurethane foamed layer or the like adhered on the turn tables (the upper turn table 31 and the lower turn table 32 ) of the double side polishing apparatus 30 which are faced each other vertically.
- polishing solution 39 generally consisting of polishing abrasive grains such as silica suspended in an alkali solution from a polishing solution nozzle 38 to a space between the polishing pad and the wafer, to mechanochemically polish both surfaces of the wafer by rotating them for rubbing under pressure.
- the upper turn table 31 and the lower turn table 32 are rotated in opposite directions to each other.
- a center gear (sun gear) 35 is provided on the lower turn table 32
- an internal gear 36 is provided on the outer periphery of the lower turn table 32 .
- a plurality of geared carriers 37 carrying plural wafers 1 each set in a wafer receiving hole, are interposed between the upper and lower turn tables, and are rotated and revolved between the center gear 35 and the internal gear 36 . Thereby, both surfaces of the plural wafers 1 can be polished at the same time under an adequate pressure applied by the upper turn table 31 .
- the finishing mirror-polishing is conducted on one surface of the wafer in the method of the present invention.
- it is conducted through use of a single side polishing apparatus 40 shown in FIG. 5 as follows.
- the back surface of the wafer 1 is fixed to a wafer holder 42 rotating with a holder shaft 47 , using an adhesive such as wax which can be easily removed in the later cleaning step.
- a polishing cloth 45 consisting of polyurethane foamed layer or the like adhered on the turn table 41 is rotated with a turn table rotating shaft 46 at relative speed, with being loaded, to mirror-polish only front surface of the wafer mechanochemically.
- cleaning is conducted with, for example, SC- 1 essentially comprising aqueous ammonia and hydrogen peroxide aqueous solution or SC- 2 essentially comprising hydrochloric acid and hydrogen peroxide aqueous solution, in order to remove a polishing agent or the like adhered on the front surface of the wafer produced in the above-mentioned front surface finishing mirror-polishing step, and improve cleanness of the front and back surface.
- SC- 1 essentially comprising aqueous ammonia and hydrogen peroxide aqueous solution
- SC- 2 essentially comprising hydrochloric acid and hydrogen peroxide aqueous solution
- the mechanical damage layer formed on the front and back surface of the wafer formed in a flattening step according to a double side lapping method can be removed by chemical etching.
- An etching solution can be acid, alkali or the like.
- the flatness may be lowered depending on the kinds of the etching solution, a stirring condition of the etching solution during etching treatment, and progressing condition of the reaction.
- the flatness does not need to be cared so much since the flatness can be improved by the later surface grinding step.
- the inventors made experiments, and revealed that the best etching solution is an alkali solution such as a 45 to 50% aqueous solution of sodium hydroxide or potassium hydroxide.
- the wafers having a diameter of 300 mm and a thickness of 975 ⁇ m were obtained as a starting material by a slicing step, and subjected to lapping, grinding, polishing and the like.
- the double side lapping step was conducted varying a stock removal in the range from 80 to 200 ⁇ m as a value of those of both surfaces put together.
- the etching step was conducted using an alkali solution or acid solution with a sufficient stock removal to remove a mechanical damage layer formed during lapping.
- the single side grinding was conducted using a grinding wheel such as a resin bond of #2000 to #4000 with a stock removal of 10 to 20 ⁇ m.
- the double side polishing was conducted with a stock removal of 10 to 20 ⁇ m as a value of those of both surfaces put together, provided that the stock removal was determined so that the mechanical damage layer formed during a single side grinding can be removed.
- the double side polishing was conducted using a foamed urethane polishing cloth or a rigid urethane polishing pad (polishing cloth) as a polishing cloth.
- a polishing agent containing colloidal silica was used.
- the grinding striation is different from the mechanical damage, but is a shape formed on the surface by a grinding wheel, namely like undulation, which remains even after the double side polishing.
- the surface on which the grinding striations remained was determined as a back surface, the other surface, namely the front surface was subjected to a finishing mirror-polishing.
- the polishing was conducted with a stock removal of 1 to 2 ⁇ m by a copying polishing method wherein only the front surface of the wafer was mechanochemically polished to be a mirror surface.
- the flatness was measured through use of an electric capacitive sensing thickness measuring apparatus (Galaxy-AFS manufactured by ADE corporation), and represented by SBIR max (Site Back-side Ideal Range: a standardized value according to SEMI standard M1 or the like, a cell size of 25 ⁇ 25).
- P-V value shows a kind of microroughness, and is measured through use of NANOMETRO 330F (a laser displacement measuring apparatus manufactured by Kuroda Seikousha) in an area of 20 mm ⁇ 5 mm.
- the P-V value is a maximal difference between a peak and a valley.
- the wafer of the present invention were determined in the device step as for the problems in a device process, such as indistinguishability of the front surface from the back surface, necessity of re-adjustment of sensing sensitivity, difficulty of chucking and releasing the wafer, and liabilities in a conveying line such as contamination, which were easily caused in the case of the wafer wherein both surfaces were mirror-polished and had high flatness because flatness on the back surface was too good. Such problems were not caused in the wafer of the present invention.
- the present invention is not limited to the above-described embodiment.
- the above-described embodiment is a mere example, and those having the substantially same structure as that described in the appended claims and providing the similar action and effects are included in the scope of the present invention.
- the silicon wafer having a diameter of 300 mm (12 inches) was processed in the embodiment of the present invention.
- the present invention is applicable to the wafer having a large diameter such as 200 mm (8 inches) to 400 mm (16 inches) or more. Therefore, these modifications are included within the scope of the present invention.
- the method of the embodiment of the present invention comprises the steps shown in FIG. 1[A].
- the present invention is not limited to the steps shown there. There can be further added a heat treatment step, a cleaning step or the like, some of the steps can be omitted, and the sequence of the steps can be changed.
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Manufacturing & Machinery (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Mechanical Treatment Of Semiconductor (AREA)
- Weting (AREA)
Abstract
There is disclosed a semiconductor wafer obtained, at least, by removing a mechanical damage layer by etching both surfaces of the wafer, flattening one of the surfaces by a surface-grinding means, polishing both of the surfaces, and then subjecting a front surface of the wafer to a finishing mirror-polishing when defining the surface subjected to surface-grinding as a back surface of the wafer, and a method for fabricating it. There can be provided a method for fabricating a semiconductor wafer wherein grinding striations which remain on a semiconductor wafer even when double side polishing and finishing mirror-polishing are conducted after a conventional step of surface-grinding of the front surface or the both surfaces, are eliminated to improve quality of the front surface of the wafer, and the back surface having a quality suitable for the device process can be obtained, and a semiconductor wafer obtained thereby.
Description
- 1. Field of the Invention
- The present invention relates to a semiconductor wafer, and especially a method for fabrication of a single crystal silicon wafer.
- 2. Description of the Related Art
- Generally, a conventional method for fabricating a semiconductor wafer comprises a slicing step to obtain wafers of a thin disc shape by slicing a single crystal silicon ingot pulled with a single crystal pulling apparatus; a coarse chamfering step to chamfer a peripheral edge portion of the sliced wafer in order to prevent cracking or breakage of the wafer; a lapping step to flatten both of the front surface and the back surface of the chamfered wafer; a cleaning or etching step to remove a remaining mechanical damage layer formed by the chamfering step and lapping step; and a mirror-polishing step to mirror-polish the front surface of the etched wafer. As shown in FIG. 1[B], adding to these steps, there can be conducted by combination of a step of surface-grinding the front surface or the both surfaces of the wafer, a double side polishing step for polishing both surfaces of the surface-ground wafer, a finishing chamfering step to mirror-polish a peripheral edge portion of the wafer before and after the double side polishing step, the finishing polishing step to mirror-polish the wafer subjected to the double side polishing, and a cleaning step for removing a polishing agent remaining on the polished wafer and contaminant in order to improve cleanness.
- In the above-mentioned method for fabrication, the surface-grinding step has been introduced to support the lapping process, since high flatness of the wafer cannot be achieved only by the lapping process when a diameter of the wafer is large, especially more than 300 mm.
- However, in the surface-ground wafer, grinding striations (streaks) remain as observed with a magic mirror, even after it is polished in a considerable amount. Furthermore, if it is polished in a considerable amount, the wafer may lose its proper shape, and flatness thereof is degraded.
- For example, grinding striations formed at the most peripheral portion during surface-grinding of the front surface or the both surfaces of the wafer have a P-V value of about 0.2 to 0.1 μm and a striation interval of about 1 to 10 mm. Accordingly, the shape of the polishing cloth is copied (followed) to the shape of the grinding striations when it is subjected to double side polishing, so that grinding striations remain as micro roughness having a P-V value of about 30 to 50 nm, even after a finishing mirror-polishing step.
- In the case of the wafer having high flatness wherein both surfaces are subjected to mirror-polishing, flatness on the back surface is too good, which may easily cause problems in a device process, such as indistinguishability of the front surface from the back surface, necessity of re-adjustment of sensing sensitivity, difficulty of chucking and releasing the wafer, and liabilities in a conveying line such as contamination.
- The present invention has been accomplished to solve the above-mentioned conventional problems, and an object of the invention is to eliminate the grinding striations which remain on the front surface even when double side polishing and front surface finishing mirror-polishing are conducted after the above-mentioned conventional step of surface-grinding of the front surface or the both surfaces, to improve the quality of the front surface of the wafer, and to provide the semiconductor wafer having a proper quality in the back surface suitable for the device process, and a method for fabricating it.
- To achieve the above-mentioned object, the present invention provides a semiconductor wafer obtained, at least, by removing a mechanical damage layer by etching both surfaces of the wafer, flattening one of the surfaces by a surface-grinding means, polishing both of the surfaces, and then subjecting a front surface of the wafer to a finishing mirror-polishing when defining the surface subjected to surface-grinding as a back surface of the wafer.
- The wafer is excellent in flatness on both surfaces, and condition of the surfaces is different from each other. For example, the front surface is finished to be a mirror surface having no micro roughness formed during surface-grinding, and the back surface is finished to be a surface on which micro roughness (P-V value=about 30 to 50 nm, interval=about 1 to 10 mm) remains as grinding striations.
- When the wafer of the present invention is used, there are no grinding striations remaining on the front surface which are formed in the case of the conventional wafer fabricated by conducting lapping of the both surfaces, surface-grinding of the front surface or the both surfaces, double side polishing, and mirror-polishing. Furthermore, when the wafer of the present invention is chucked at the back surface thereof, there are no problems, which may be easily caused in a device process because of too good flatness of the back surface, such as indistinguishability of the front surface from the back surface, necessity of re-adjustment of sensing sensitivity, difficulty of chucking and releasing the wafer, and liabilities in a conveying line such as contamination. Furthermore, the grinding striations on the back surface are never transferred on the front surface in fabrication of the wafer of the present invention. Accordingly, it can be used in a process of highly integrated devices, productivity and yield of a device can be improved, and cost can be significantly reduced.
- The present invention also provides a method for fabricating a semiconductor wafer comprising at least slicing a wafer from a semiconductor ingot, lapping both surfaces of the wafer, removing a mechanical damage layer by etching treatment, flattening one of the surfaces by a surface-grinding means, polishing both of the surfaces, and then subjecting a front surface of the wafer to a finishing mirror-polishing when defining the surface subjected to surface-grinding as a back surface of the wafer.
- According to the above-mentioned method comprising the double side lapping step, the single side surface-grinding step, the double side polishing step and the step of subjecting the other surface than the above ground surface to a finishing mirror-polishing, a wafer having high flatness can be easily fabricated at low cost, as compared with the conventional method comprising a double side lapping step, a step of grinding a front surface or both surfaces, a double side polishing step and a mirror-polishing step. Furthermore, a problem of grinding striations remaining on the surface, which is one of disadvantages in the conventional method, can be solved, and a wafer having a front surface comprising a mirror surface without grinding striations and micro roughness and a back surface with desired grinding striations, can be fabricated easily and at low cost.
- In this case, it is preferable to conduct mirror edge polishing before or after polishing both of the surfaces described above.
- When the mirror edge polishing (mirror-polishing on chamfered edge) is conducted before or after the double side polishing step, defects such as cracking or breakage of the wafer can be prevented during polishing or in a device process. The mirror edge polishing is more effective, since it is conducted after the peripheral edge portion of the wafer is ground for coarse chamfering before the lapping step in order to prevent cracking or breakage of the wafer or the like during lapping and a surface-grinding.
- It is preferable to etch the wafer by a wet etching method using an alkali solution as a etching solution.
- Thereby, it is possible to remove a mechanical damage layer of the wafer, maintaining flatness achieved by the double side lapping step, and to conduct a polishing step effectively with maintaining high flatness, in cooperation with the following single side grinding. A stock removal of the wafer in the etching treatment can be minimal for removing the mechanical damage layer.
- As described above, according to the present invention, a semiconductor wafer having the front surface which is a mirror surface with high flatness and high brightness and without micro roughness and the back surface having appropriate fine grinding striations can be fabricated easily and at low cost. Accordingly, when the wafer is chucked in a device process, the grinding striations on the back surface are never transferred on the front surface of the wafer of the present invention, and it can be used in a process of highly integrated devices, productivity and yield of a device can be improved in a device process, and cost can be significantly reduced.
- FIG. 1(A) is a flow chart showing a method of fabricating a semiconductor wafer from a semiconductor ingot according to the present invention, and a surface condition of the wafer.
- FIG. 1(B) is a flow chart showing a conventional method of fabricating a semiconductor wafer from a semiconductor ingot, and a surface condition of the wafer.
- FIG. 2 is a schematic view showing a double side lapping apparatus used in the method of the present invention.
- FIG. 3 is a schematic view showing a single side surface-grinding apparatus used in the method of the present invention.
- FIG. 4 is a schematic view showing a double side polishing apparatus used in the method of the present invention.
- FIG. 5 is a schematic view showing a single side finishing mirror-polishing apparatus used in the method of the present invention.
- The present invention will now be described in detail, but the present invention is not limited thereto.
- The inventors of the present invention have found that it is preferable to use a surface formed by lapping without grinding striations as a front surface, and to use the other surface with grinding striations easily remaining after surface-grinding as a back surface of the wafer, in order to fabricate a wafer wherein grinding striations are eliminated which remain on the front surface even when double side polishing and finishing mirror-polishing are conducted, after a conventional lapping step and a step of surface-grinding a front surface or both surfaces of the wafer described above, and wherein there is no damage or problem relating to the back surface condition formed in a device process, and thereby both quality of the front surface and condition of the back surface can be improved, and have completed the present invention by defining combination of each step such as a lapping step, a surface-grinding step, a polishing step and a mirror-polishing step, and various conditions thereof.
- An example of a method for fabricating a semiconductor wafer from a semiconductor ingot will be explained below with reference to drawings. FIG. 1(A) is a flow chart schematically showing a method of fabrication according to the present invention, and a surface condition of the wafer obtained in each step.
- The method of fabrication shown in FIG. 1(A) substantially comprises the following eight steps.
- (1) A slicing step of slicing a semiconductor single crystal ingot into a thin disc-shape wafer1 (see FIG. 1[A](a)).
- (2) A coarse chamfering step of chamfering a peripheral edge portion of the
wafer 1 obtained through the slicing step. At a chamfered portion of thewafer 1 subjected to the coarse chamfering,mechanical damage 2 is generated (see FIG. 1[A](b)). - (3) A lapping step of flattening a chamfered wafer, where both surfaces of the wafer are ground with pouring a lapping solution containing abrasive grains by a lapping apparatus.
Mechanical damage 2 is generated on the lapped wafer 1 (see FIG. 1[A](c)). - (4) The lapping powder adhered to the both surface of the
lapped wafer 1 is removed by cleaning or etching. Themechanical damage 2 can be removed to some extent or almost completely by cleaning or etching. At the same time,etch pit 3 is generated on thewafer 1 by etching (see FIG. 1[A](d)). - (5) One
surface 1 a of the cleaned or etchedwafer 1 is subjected to surface-grinding to achieve high flatness of the surface. Themechanical damage 2 and thegrinding striations 4 are generated on thesurface 1 a of thewafer 1 subjected to surface-grinding (see FIG. 1[A](e)). - (6) A polishing step of polishing both
surfaces 1 a, 1 b of thewafer 1 wherein onesurface 1 a is ground. Themechanical damage 2 and theetch pit 3 on the bothsurfaces 1 a, 1 b of thewafer 1 are removed by the polishing step, but grinding striations remain on thesurface 1 a which was surface-ground (see FIG. 1[A](f)). - (7) The peripheral edge portion of the
wafer 1 is mirror-polished before or after the double side polishing step. Thereby, themechanical damage 2 and theetch pit 3 at the peripheral edge portion of thewafer 1 are removed. (see FIG. 1[A](f)). - (8) The
surface 1 a of thewafer 1 which is surface-ground is defined as a back surface, and a front surface of thewafer 1 subjected to the double side polishing is subjected to a finishing mirror-polishing. Thereby, there can be obtained the semiconductor wafer having a front surface 1 b and aback surface 1 a which is surface-ground (see FIG. 1[A](g)). - (9) A cleaning step of cleaning and drying the wafer after polishing (not shown).
- Next, a lapping apparatus, a surface-grinding apparatus and a polishing apparatus used in the present invention and processing condition will be explained below.
- In a flattening step, a lapping apparatus is used at first. FIG. 2 shows an example of double side lapping apparatus used in the method of the present invention.
- A sliced
wafer 1 is set between the lapping turn tables (the upper turn table 11 and the lower turn table 12) which are faced each other vertically. Lappingsolution 17, which is generally a mixture of alumina or silicon carbide abrasive grains and glycerol is poured from alapping solution nozzle 16 to a space between the lapping table and the wafer, in order to mechanically grind both surface of the wafer by rotating the lapping table for rubbing with pressing it on the wafer under pressure. - The upper turn table11 and the lower turn table 12 are rotated in opposite directions to each other. A center gear (sun gear) 13 is provided on the lower turn table 12, and an
internal gear 14 is provided on the outer periphery of the lower turn table 12. Plural gearedcarriers 15 carryingplural wafers 1 each set in a wafer receiving hole, are interposed between the upper and lower lapping turn tables, and rotated and revolved between thecenter gear 13 and theinternal gear 14. Thereby, theplural wafers 1 can be lapped at the same time under an adequate pressure applied by the upper turn table 11. - Next, the surface-grinding apparatus will be explained. It is an apparatus for grinding the wafer with a grinding wheel (grinding stone) after lapping and etching treatment to achieve higher flatness. As such an apparatus, a double side grinding apparatus for grinding both surfaces of the wafer at the same time, an infeed surface-grinding apparatus for grinding one surface or the like, are well known. In the method of the present invention, the latter is used. One example of the apparatus is shown in FIG. 3.
- In the infeed surface-grinding
apparatus 20, thewafer 1 lapped as described above is fixed on arotatable suction plate 21 having a suction type fixing mechanism, and rotated by a suctionplate driving motor 24, and the front surface or the back surface of the wafer can be ground with a cup-like grinding wheel 22 driven at high speed by a grindingwheel driving motor 23. When thewafer 1 is fixed with vacuum, a vacuum source (not shown) to which avacuum pipe 25 is connected, is used. - The double side polishing apparatus used in a double side polishing step is for mechanochemically polishing both surfaces of the wafer having stable thickness accuracy and flatness accuracy, subjected to the slicing step, the chamfering step, the flattening step and the etching step.
- Various polishing methods can be applied to the double side polishing described above. For example, the double side polishing apparatus shown in FIG. 4 will be explained below.
- A
wafer 1 subjected to surface-grinding is set between polishingpads side polishing apparatus 30 which are faced each other vertically. With pouring apolishing solution 39 generally consisting of polishing abrasive grains such as silica suspended in an alkali solution from a polishingsolution nozzle 38 to a space between the polishing pad and the wafer, to mechanochemically polish both surfaces of the wafer by rotating them for rubbing under pressure. - The upper turn table31 and the lower turn table 32 are rotated in opposite directions to each other. A center gear (sun gear) 35 is provided on the lower turn table 32, and an
internal gear 36 is provided on the outer periphery of the lower turn table 32. A plurality of gearedcarriers 37 carryingplural wafers 1 each set in a wafer receiving hole, are interposed between the upper and lower turn tables, and are rotated and revolved between thecenter gear 35 and theinternal gear 36. Thereby, both surfaces of theplural wafers 1 can be polished at the same time under an adequate pressure applied by the upper turn table 31. - The finishing mirror-polishing is conducted on one surface of the wafer in the method of the present invention. For example, it is conducted through use of a single
side polishing apparatus 40 shown in FIG. 5 as follows. The back surface of thewafer 1 is fixed to awafer holder 42 rotating with aholder shaft 47, using an adhesive such as wax which can be easily removed in the later cleaning step. With pouring a polishingagent 44 generally consisting of polishing abrasive grains such as silica suspended in an alkali solution from anozzle 43 for a polishing agent to a space between the polishingcloth 45 and thewafer 1, a polishingcloth 45 consisting of polyurethane foamed layer or the like adhered on the turn table 41 is rotated with a turntable rotating shaft 46 at relative speed, with being loaded, to mirror-polish only front surface of the wafer mechanochemically. - In that case, other than the above-mentioned method wherein the back surface of the wafer is held by adhering it with wax, there is a method wherein the back surface of the wafer is held by a vacuum suction revolving carrier without using wax, or a method wherein the back surface of the wafer is held with a soft resin without using wax. Any other methods can be used in the present invention, and the method of the finishing mirror-polishing is not restricted to the above.
- In the cleaning step, cleaning is conducted with, for example, SC-1 essentially comprising aqueous ammonia and hydrogen peroxide aqueous solution or SC-2 essentially comprising hydrochloric acid and hydrogen peroxide aqueous solution, in order to remove a polishing agent or the like adhered on the front surface of the wafer produced in the above-mentioned front surface finishing mirror-polishing step, and improve cleanness of the front and back surface.
- In the wet etching step in the present invention, the mechanical damage layer formed on the front and back surface of the wafer formed in a flattening step according to a double side lapping method can be removed by chemical etching. An etching solution can be acid, alkali or the like. However, the flatness may be lowered depending on the kinds of the etching solution, a stirring condition of the etching solution during etching treatment, and progressing condition of the reaction. According to the present invention, the flatness does not need to be cared so much since the flatness can be improved by the later surface grinding step. However, it is preferable to conduct etching without spoiling the flatness obtained in the lapping step. The inventors made experiments, and revealed that the best etching solution is an alkali solution such as a 45 to 50% aqueous solution of sodium hydroxide or potassium hydroxide.
- The following example is being submitted to further explain specific embodiment of the present invention. This example is not intended to limit the scope of the present invention.
- Semiconductor wafers were fabricated from a semiconductor ingot according to the method shown in FIG. 1[A](a) to (g). 200 of them were determined as for their quality.
- The apparatuses described above, namely, a double side lapping apparatus, a single side grinding apparatus, a double side polishing apparatus, a single side finishing mirror-polishing apparatus or the like were mainly used.
- The wafers having a diameter of 300 mm and a thickness of 975 μm were obtained as a starting material by a slicing step, and subjected to lapping, grinding, polishing and the like.
- The steps of lapping, grinding and polishing were conducted as follows with varying conditions therefor.
- The double side lapping step was conducted varying a stock removal in the range from 80 to 200 μm as a value of those of both surfaces put together.
- The etching step was conducted using an alkali solution or acid solution with a sufficient stock removal to remove a mechanical damage layer formed during lapping.
- The single side grinding was conducted using a grinding wheel such as a resin bond of #2000 to #4000 with a stock removal of 10 to 20 μm.
- The double side polishing was conducted with a stock removal of 10 to 20 μm as a value of those of both surfaces put together, provided that the stock removal was determined so that the mechanical damage layer formed during a single side grinding can be removed.
- The double side polishing was conducted using a foamed urethane polishing cloth or a rigid urethane polishing pad (polishing cloth) as a polishing cloth. A polishing agent containing colloidal silica was used.
- Even after the above-mentioned double side polishing, grinding striations remained. The grinding striation is different from the mechanical damage, but is a shape formed on the surface by a grinding wheel, namely like undulation, which remains even after the double side polishing.
- The surface on which the grinding striations remained was determined as a back surface, the other surface, namely the front surface was subjected to a finishing mirror-polishing. The polishing was conducted with a stock removal of 1 to 2 μm by a copying polishing method wherein only the front surface of the wafer was mechanochemically polished to be a mirror surface.
- After subjected to the cleaning step as a final step, the wafers were evaluated, and revealed excellent as follows.
- (1) the flatness of the wafer was quite excellent as 0.20 μm as represented by SBIRmax.
- The flatness was measured through use of an electric capacitive sensing thickness measuring apparatus (Galaxy-AFS manufactured by ADE corporation), and represented by SBIRmax (Site Back-side Ideal Range: a standardized value according to SEMI standard M1 or the like, a cell size of 25×25).
- (2) The front surface of the wafer was finished as a mirror surface having high brightness with no grinding striations nor micro roughness similar thereto.
- (3) On the back surface, there remained grinding striations as micro roughness having a P-V value of about 30 to 50 mm and an interval of about 1 to 10 mm. However, they were very fine, and therefore, the grinding striations on the back surface were not transferred to the front surface of the wafer when the wafer was chucked during device process.
- P-V value shows a kind of microroughness, and is measured through use of NANOMETRO 330F (a laser displacement measuring apparatus manufactured by Kuroda Seikousha) in an area of 20 mm×5 mm. The P-V value is a maximal difference between a peak and a valley.
- The wafer of the present invention were determined in the device step as for the problems in a device process, such as indistinguishability of the front surface from the back surface, necessity of re-adjustment of sensing sensitivity, difficulty of chucking and releasing the wafer, and liabilities in a conveying line such as contamination, which were easily caused in the case of the wafer wherein both surfaces were mirror-polished and had high flatness because flatness on the back surface was too good. Such problems were not caused in the wafer of the present invention.
- The present invention is not limited to the above-described embodiment. The above-described embodiment is a mere example, and those having the substantially same structure as that described in the appended claims and providing the similar action and effects are included in the scope of the present invention.
- For example, the silicon wafer having a diameter of 300 mm (12 inches) was processed in the embodiment of the present invention. However, the present invention is applicable to the wafer having a large diameter such as 200 mm (8 inches) to 400 mm (16 inches) or more. Therefore, these modifications are included within the scope of the present invention.
- Furthermore, the method of the embodiment of the present invention comprises the steps shown in FIG. 1[A]. The present invention is not limited to the steps shown there. There can be further added a heat treatment step, a cleaning step or the like, some of the steps can be omitted, and the sequence of the steps can be changed.
Claims (5)
1. A semiconductor wafer obtained, at least, by removing a mechanical damage layer by etching both surfaces of the wafer, flattening one of the surfaces by a surface-grinding means, polishing both of the surfaces, and then subjecting a front surface of the wafer to a finishing mirror-polishing when defining the surface subjected to surface-grinding as a back surface of the wafer.
2. A method for fabricating a semiconductor wafer comprising at least slicing a wafer from a semiconductor ingot, lapping both surfaces of the wafer, removing a mechanical damage layer by etching treatment, flattening one of the surfaces by a surface-grinding means, polishing both of the surfaces, and then subjecting a front surface of the wafer to a finishing mirror-polishing when defining the surface subjected to surface-grinding as a back surface of the wafer.
3. The method for fabricating a semiconductor wafer according to wherein mirror edge polishing is conducted before or after polishing both of the surfaces.
claim 2
4. The method for fabricating a semiconductor wafer according to wherein the etching treatment is conducted by a wet etching method using an alkali solution as an etching solution.
claim 2
5. The method for fabricating a semiconductor wafer according to wherein the etching treatment is conducted by a wet etching method using an alkali solution as an etching solution.
claim 3
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US10/002,100 US20020037650A1 (en) | 1998-11-26 | 2001-11-14 | Semiconductor wafer and method for fabrication thereof |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP10-335642 | 1998-11-26 | ||
JP33564298A JP3329288B2 (en) | 1998-11-26 | 1998-11-26 | Semiconductor wafer and method of manufacturing the same |
Related Child Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/002,100 Division US20020037650A1 (en) | 1998-11-26 | 2001-11-14 | Semiconductor wafer and method for fabrication thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
US20010039119A1 true US20010039119A1 (en) | 2001-11-08 |
US6352927B2 US6352927B2 (en) | 2002-03-05 |
Family
ID=18290892
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US09/447,309 Expired - Fee Related US6352927B2 (en) | 1998-11-26 | 1999-11-22 | Semiconductor wafer and method for fabrication thereof |
US10/002,100 Abandoned US20020037650A1 (en) | 1998-11-26 | 2001-11-14 | Semiconductor wafer and method for fabrication thereof |
Family Applications After (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US10/002,100 Abandoned US20020037650A1 (en) | 1998-11-26 | 2001-11-14 | Semiconductor wafer and method for fabrication thereof |
Country Status (5)
Country | Link |
---|---|
US (2) | US6352927B2 (en) |
EP (1) | EP1005069A3 (en) |
JP (1) | JP3329288B2 (en) |
KR (1) | KR20000035712A (en) |
TW (1) | TW494487B (en) |
Cited By (10)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2003065431A1 (en) * | 2002-01-29 | 2003-08-07 | Strasbaugh | Method of spin etching wafers with an alkali solution |
US6796523B1 (en) | 2002-03-01 | 2004-09-28 | X-Spooler, Inc. | Wire winding machine with wire clamping and cutting assembly |
US20050142882A1 (en) * | 2002-04-30 | 2005-06-30 | Takahiro Kida | Semiconductor water manufacturing method and wafer |
US20050148181A1 (en) * | 2002-03-22 | 2005-07-07 | Sakae Koyata | Method for producing a silicon wafer |
US20070042567A1 (en) * | 2005-08-17 | 2007-02-22 | Sakae Koyata | Process for producing silicon wafer |
US20070204881A1 (en) * | 2004-06-28 | 2007-09-06 | Komatsu Denshi Kinzoku Kabushiki Kaisha | Method and Apparatus for Collecting Chemicals From Semiconductor Wafer |
US20080206992A1 (en) * | 2006-12-29 | 2008-08-28 | Siltron Inc. | Method for manufacturing high flatness silicon wafer |
US20100330882A1 (en) * | 2009-06-24 | 2010-12-30 | Siltronic Ag | Polishing Pad and Method For Polishing A Semiconductor Wafer |
US9425056B2 (en) | 2011-03-07 | 2016-08-23 | Shin-Etsu Handotai Co., Ltd. | Method for producing silicon wafer |
US20180019115A1 (en) * | 2016-07-13 | 2018-01-18 | Globalwafers Co., Ltd. | Semiconductor substrate and manufacturing method thereof |
Families Citing this family (22)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP3968695B2 (en) * | 1999-12-27 | 2007-08-29 | 信越半導体株式会社 | Method for evaluating the processing capability of the outer periphery of the wafer |
JP4846915B2 (en) * | 2000-03-29 | 2011-12-28 | 信越半導体株式会社 | Manufacturing method of bonded wafer |
US6722964B2 (en) * | 2000-04-04 | 2004-04-20 | Ebara Corporation | Polishing apparatus and method |
CN1203530C (en) * | 2000-04-24 | 2005-05-25 | 三菱住友硅晶株式会社 | Method of manufacturing semiconductor wafer |
KR100832942B1 (en) * | 2000-10-26 | 2008-05-27 | 신에츠 한도타이 가부시키가이샤 | Wafer manufacturing method, polishing apparatus, and wafer |
DE10060697B4 (en) * | 2000-12-07 | 2005-10-06 | Siltronic Ag | Double-sided polishing method with reduced scratch rate and apparatus for carrying out the method |
JP2002231665A (en) * | 2001-02-06 | 2002-08-16 | Sumitomo Metal Ind Ltd | Method for manfuacturing semiconductor wafer with epitaxial film |
KR20030042858A (en) * | 2001-11-26 | 2003-06-02 | 주식회사 실트론 | Polishing apparatus and manufacturing method of silicon wafer |
KR20030053084A (en) * | 2001-12-22 | 2003-06-28 | 주식회사 실트론 | Method for fabricating silicon wafer |
US7416962B2 (en) * | 2002-08-30 | 2008-08-26 | Siltronic Corporation | Method for processing a semiconductor wafer including back side grinding |
US20060048798A1 (en) * | 2004-09-09 | 2006-03-09 | Honeywell International Inc. | Methods of cleaning optical substrates |
JP4947384B2 (en) * | 2008-08-07 | 2012-06-06 | 大学共同利用機関法人 高エネルギー加速器研究機構 | Manufacturing method of superconducting high frequency acceleration cavity |
DE102008045534B4 (en) * | 2008-09-03 | 2011-12-01 | Siltronic Ag | Method for polishing a semiconductor wafer |
US9064836B1 (en) * | 2010-08-09 | 2015-06-23 | Sandisk Semiconductor (Shanghai) Co., Ltd. | Extrinsic gettering on semiconductor devices |
US8860040B2 (en) | 2012-09-11 | 2014-10-14 | Dow Corning Corporation | High voltage power semiconductor devices on SiC |
US9018639B2 (en) | 2012-10-26 | 2015-04-28 | Dow Corning Corporation | Flat SiC semiconductor substrate |
US9738991B2 (en) | 2013-02-05 | 2017-08-22 | Dow Corning Corporation | Method for growing a SiC crystal by vapor deposition onto a seed crystal provided on a supporting shelf which permits thermal expansion |
US9017804B2 (en) | 2013-02-05 | 2015-04-28 | Dow Corning Corporation | Method to reduce dislocations in SiC crystal growth |
US9797064B2 (en) | 2013-02-05 | 2017-10-24 | Dow Corning Corporation | Method for growing a SiC crystal by vapor deposition onto a seed crystal provided on a support shelf which permits thermal expansion |
US8940614B2 (en) | 2013-03-15 | 2015-01-27 | Dow Corning Corporation | SiC substrate with SiC epitaxial film |
US9279192B2 (en) | 2014-07-29 | 2016-03-08 | Dow Corning Corporation | Method for manufacturing SiC wafer fit for integration with power device manufacturing technology |
CN111482849A (en) * | 2019-01-25 | 2020-08-04 | 东莞新科技术研究开发有限公司 | Method for reducing thickness of wafer |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4144099A (en) * | 1977-10-31 | 1979-03-13 | International Business Machines Corporation | High performance silicon wafer and fabrication process |
JPS5958827A (en) * | 1982-09-28 | 1984-04-04 | Toshiba Corp | Semiconductor wafer and method and apparatus for manufacturing semiconductor wafer |
EP0460437B1 (en) * | 1990-05-18 | 1997-09-10 | Fujitsu Limited | Method of manufacturing semiconductor substrate and method of manufacturing semiconductor device composed of the substrate |
JP2839801B2 (en) * | 1992-09-18 | 1998-12-16 | 三菱マテリアル株式会社 | Wafer manufacturing method |
JP2655975B2 (en) * | 1992-09-18 | 1997-09-24 | 三菱マテリアル株式会社 | Wafer polishing equipment |
JP3317330B2 (en) * | 1995-12-27 | 2002-08-26 | 信越半導体株式会社 | Manufacturing method of semiconductor mirror surface wafer |
US5821166A (en) * | 1996-12-12 | 1998-10-13 | Komatsu Electronic Metals Co., Ltd. | Method of manufacturing semiconductor wafers |
-
1998
- 1998-11-26 JP JP33564298A patent/JP3329288B2/en not_active Expired - Fee Related
-
1999
- 1999-11-17 EP EP99122057A patent/EP1005069A3/en not_active Withdrawn
- 1999-11-19 TW TW088120265A patent/TW494487B/en active
- 1999-11-22 US US09/447,309 patent/US6352927B2/en not_active Expired - Fee Related
- 1999-11-26 KR KR1019990052882A patent/KR20000035712A/en active IP Right Grant
-
2001
- 2001-11-14 US US10/002,100 patent/US20020037650A1/en not_active Abandoned
Cited By (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US7160808B2 (en) | 2002-01-29 | 2007-01-09 | Strasbaugh | Chuck for supporting wafers with a fluid |
US6743722B2 (en) | 2002-01-29 | 2004-06-01 | Strasbaugh | Method of spin etching wafers with an alkali solution |
WO2003065431A1 (en) * | 2002-01-29 | 2003-08-07 | Strasbaugh | Method of spin etching wafers with an alkali solution |
US6796523B1 (en) | 2002-03-01 | 2004-09-28 | X-Spooler, Inc. | Wire winding machine with wire clamping and cutting assembly |
US7456106B2 (en) * | 2002-03-22 | 2008-11-25 | Sumitomo Mitsubishi Silicon Corporation | Method for producing a silicon wafer |
US20050148181A1 (en) * | 2002-03-22 | 2005-07-07 | Sakae Koyata | Method for producing a silicon wafer |
US7250368B2 (en) * | 2002-04-30 | 2007-07-31 | Shin-Etsu Handotai Co., Ltd. | Semiconductor wafer manufacturing method and wafer |
US20050142882A1 (en) * | 2002-04-30 | 2005-06-30 | Takahiro Kida | Semiconductor water manufacturing method and wafer |
US7686891B2 (en) * | 2004-06-28 | 2010-03-30 | Sumco Techxiv Corporation | Method and apparatus for collecting chemicals from semiconductor wafer |
US8080113B2 (en) | 2004-06-28 | 2011-12-20 | Komatsu Denshi Kinzoku Kabushiki Kaisha | Method and apparatus for collecting chemicals from semiconductor wafer |
US20070204881A1 (en) * | 2004-06-28 | 2007-09-06 | Komatsu Denshi Kinzoku Kabushiki Kaisha | Method and Apparatus for Collecting Chemicals From Semiconductor Wafer |
US20100132739A1 (en) * | 2004-06-28 | 2010-06-03 | Komatsu Denshi Kinzouku Kabushi Kaisha | Method and apparatus for collecting chemicals from semiconductor wafer |
US7648890B2 (en) * | 2005-08-17 | 2010-01-19 | Sumco Corporation | Process for producing silicon wafer |
US20070042567A1 (en) * | 2005-08-17 | 2007-02-22 | Sakae Koyata | Process for producing silicon wafer |
US20080206992A1 (en) * | 2006-12-29 | 2008-08-28 | Siltron Inc. | Method for manufacturing high flatness silicon wafer |
US20100330882A1 (en) * | 2009-06-24 | 2010-12-30 | Siltronic Ag | Polishing Pad and Method For Polishing A Semiconductor Wafer |
US8444455B2 (en) * | 2009-06-24 | 2013-05-21 | Siltronic Ag | Polishing pad and method for polishing a semiconductor wafer |
US9425056B2 (en) | 2011-03-07 | 2016-08-23 | Shin-Etsu Handotai Co., Ltd. | Method for producing silicon wafer |
US20180019115A1 (en) * | 2016-07-13 | 2018-01-18 | Globalwafers Co., Ltd. | Semiconductor substrate and manufacturing method thereof |
US10475637B2 (en) * | 2016-07-13 | 2019-11-12 | Globalwafers Co., Ltd. | Semiconductor substrate and manufacturing method thereof |
Also Published As
Publication number | Publication date |
---|---|
US20020037650A1 (en) | 2002-03-28 |
JP3329288B2 (en) | 2002-09-30 |
EP1005069A2 (en) | 2000-05-31 |
TW494487B (en) | 2002-07-11 |
KR20000035712A (en) | 2000-06-26 |
EP1005069A3 (en) | 2001-05-30 |
US6352927B2 (en) | 2002-03-05 |
JP2000164542A (en) | 2000-06-16 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6352927B2 (en) | Semiconductor wafer and method for fabrication thereof | |
EP1808887B1 (en) | Production method of semiconductor wafer | |
JP3664593B2 (en) | Semiconductor wafer and manufacturing method thereof | |
US6214704B1 (en) | Method of processing semiconductor wafers to build in back surface damage | |
EP2048701A2 (en) | Edge removal of silicon-on-insulator transfer wafer | |
KR19990077648A (en) | A wafer processing machine and aprocessing method thereby | |
US6753256B2 (en) | Method of manufacturing semiconductor wafer | |
JP3328193B2 (en) | Method for manufacturing semiconductor wafer | |
US6465328B1 (en) | Semiconductor wafer manufacturing method | |
US5643405A (en) | Method for polishing a semiconductor substrate | |
JP4103808B2 (en) | Wafer grinding method and wafer | |
JP2004087521A (en) | One-side mirror surface wafer and its manufacturing method | |
JP4224871B2 (en) | Manufacturing method of semiconductor substrate | |
JP3336191B2 (en) | Method for manufacturing semiconductor wafer | |
JP2002025950A (en) | Manufacturing method for semiconductor wafer | |
JP3399179B2 (en) | Wafer processing method | |
JP4154683B2 (en) | Manufacturing method of high flatness back surface satin wafer and surface grinding back surface lapping apparatus used in the manufacturing method | |
JP3131968B2 (en) | Manufacturing method of semiconductor silicon wafer | |
JP2004319717A (en) | Method of manufacturing semiconductor wafer | |
JP2003062740A (en) | Manufacturing method for mirror-polished wafer | |
JP2001102340A (en) | Manufacturing method of semiconductor wafer | |
JPH10308368A (en) | Manufacture of semiconductor wafer | |
JP2002334854A (en) | Method of manufacturing semiconductor device | |
JP2003133264A (en) | Manufacturing method of mirror face wafer | |
JP2009135180A (en) | Method for manufacturing semiconductor wafer |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: SHIN-ETSU HANDOTAI CO., LTD., JAPAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:KISHIMOTO, JUN;REEL/FRAME:010406/0778 Effective date: 19991019 |
|
REMI | Maintenance fee reminder mailed | ||
LAPS | Lapse for failure to pay maintenance fees | ||
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Expired due to failure to pay maintenance fee |
Effective date: 20060305 |