US20010003268A1 - Process for preparing deffect free silicon crystals which allows for variability in process conitions - Google Patents

Process for preparing deffect free silicon crystals which allows for variability in process conitions Download PDF

Info

Publication number
US20010003268A1
US20010003268A1 US09/344,036 US34403699A US2001003268A1 US 20010003268 A1 US20010003268 A1 US 20010003268A1 US 34403699 A US34403699 A US 34403699A US 2001003268 A1 US2001003268 A1 US 2001003268A1
Authority
US
United States
Prior art keywords
ingot
length
diameter portion
constant diameter
temperature
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US09/344,036
Other versions
US6312516B2 (en
Inventor
Robert J. Falster
Vladimir Voronkov
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalWafers Co Ltd
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority to US09/344,036 priority Critical patent/US6312516B2/en
Application filed by Individual filed Critical Individual
Assigned to MEMC ELECTRONIC MATERIALS, INC. reassignment MEMC ELECTRONIC MATERIALS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FALSTER, ROBERT J., VORONKOV, VLADIMER
Assigned to MEMC ELECTRONIC MATERIALS, INC. reassignment MEMC ELECTRONIC MATERIALS, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MUTTI, PAOLO
Assigned to MEMC ELECTRONIC MATERIALS, INC. reassignment MEMC ELECTRONIC MATERIALS, INC. CONFIRMATORY ASSIGNMENT Assignors: VORONKOV, VLADIMER, FALSTER, ROBERT J.
Priority to US09/853,232 priority patent/US6500255B2/en
Publication of US20010003268A1 publication Critical patent/US20010003268A1/en
Application granted granted Critical
Publication of US6312516B2 publication Critical patent/US6312516B2/en
Assigned to CITICORP USA, INC. reassignment CITICORP USA, INC. SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MEMC ELECTRONIC MATERIALS, INC., MEMC INTERNATIONAL, INC., MEMC PASADENA, INC., MEMC SOUTHWEST INC., PLASMASIL, L.L.C., SIBOND, L.L.C.
Assigned to MEMC ELECTRONIC MATERIALS, INC. reassignment MEMC ELECTRONIC MATERIALS, INC. TERMINATION OF SECURITY INTEREST Assignors: E.ON AG
Assigned to CITICORP USA, INC. reassignment CITICORP USA, INC. SECURITY AGREEMENT Assignors: MEMC ELECTRONIC MATERIALS, INC., MEMC INTERNATIONAL, INC., MEMC PASADENA, INC., MEMC SOUTHWEST INC., PLASMASIL, L.L.C., SIBOND, L.L.C.
Assigned to E. ON AG reassignment E. ON AG SECURITY INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MEMC ELECTRONIC MATERIALS, INC.
Assigned to CITICORP USA, INC. reassignment CITICORP USA, INC. SECURITY AGREEMENT Assignors: MEMC ELECTRONIC MATERIALS, INC., MEMC HOLDINGS CORPORATION, MEMC INTERNATIONAL, INC., MEMC PASADENA, INC., MEMC SOUTHWEST INC., PLASMASIL, L.L.C., SIBOND, L.L.C.
Priority to US10/260,239 priority patent/US6652646B2/en
Assigned to CITICORP USA, INC. reassignment CITICORP USA, INC. SECURITY AGREEMENT Assignors: MEMC HOLDINGS CORPORATION, MEMC INTERNATIONAL, INC., MEMC SOUTHWEST INC., SIBOND, L.L.C., MEMC ELECTRONIC MATERIALS, INC., MEMC PASADENA, INC., PLASMASIL, L.L.C.
Assigned to MEMC ELECTRONIC MATERIALS, INC. reassignment MEMC ELECTRONIC MATERIALS, INC. RELEASE OF SECURITY INTEREST Assignors: CITICORP USA, INC.
Assigned to BANK OF AMERICA, N.A. reassignment BANK OF AMERICA, N.A. SECURITY AGREEMENT Assignors: MEMC ELECTRONIC MATERIALS, INC., SOLAICX, SUNEDISON LLC
Assigned to GOLDMAN SACHS BANK USA reassignment GOLDMAN SACHS BANK USA SECURITY AGREEMENT Assignors: MEMC ELECTRONIC MATERIALS, INC., NVT, LLC, SOLAICX, INC., SUN EDISON LLC
Assigned to SUNEDISON, INC. (F/K/A MEMC ELECTRONIC MATERIALS, INC.), SUN EDISON LLC, NVT, LLC, SOLAICX reassignment SUNEDISON, INC. (F/K/A MEMC ELECTRONIC MATERIALS, INC.) RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: GOLDMAN SACHS BANK USA
Assigned to SUNEDISON, INC. (F/K/A MEMC ELECTRONIC MATERIALS, INC.), ENFLEX CORPORATION, SUN EDISON LLC, SOLAICX reassignment SUNEDISON, INC. (F/K/A MEMC ELECTRONIC MATERIALS, INC.) RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: BANK OF AMERICA, N.A.
Assigned to DEUTSCHE BANK AG NEW YORK BRANCH reassignment DEUTSCHE BANK AG NEW YORK BRANCH SECURITY AGREEMENT Assignors: NVT, LLC, SOLAICX, SUN EDISON, LLC, SUNEDISON, INC.
Assigned to SUNEDISON, INC., SUN EDISON LLC, NVT, LLC, SOLAICX reassignment SUNEDISON, INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: DEUTSCHE BANK AG NEW YORK BRANCH
Assigned to SIBOND, L.L.C., PLASMASIL, L.L.C., MEMC SOUTHWEST INC., MEMC ELECTRONIC MATERIALS, INC. (NOW KNOWN AS SUNEDISON, INC.), MEMC INTERNATIONAL, INC. (NOW KNOWN AS SUNEDISON INTERNATIONAL, INC.), MEMC PASADENA, INC. reassignment SIBOND, L.L.C. RELEASE OF SECURITY INTEREST TO REEL/FRAME: 012280/0161 Assignors: CITICORP USA, INC.
Assigned to SUNEDISON SEMICONDUCTOR LIMITED (UEN201334164H) reassignment SUNEDISON SEMICONDUCTOR LIMITED (UEN201334164H) ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MEMC ELECTRONIC MATERIALS, INC.
Assigned to SUNEDISON SEMICONDUCTOR TECHNOLOGY PTE. LTD. reassignment SUNEDISON SEMICONDUCTOR TECHNOLOGY PTE. LTD. NOTICE OF LICENSE AGREEMENT Assignors: SUNEDISON SEMICONDUCTOR LIMITED
Assigned to GLOBALWAFERS CO., LTD. reassignment GLOBALWAFERS CO., LTD. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MEMC ELECTRONIC MATERIALS S.P.A., MEMC JAPAN LIMITED, SUNEDISON SEMICONDUCTOR LIMITED
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • CCHEMISTRY; METALLURGY
    • C30CRYSTAL GROWTH
    • C30BSINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
    • C30B15/00Single-crystal growth by pulling from a melt, e.g. Czochralski method
    • C30B15/20Controlling or regulating
    • C30B15/206Controlling or regulating the thermal history of growing the ingot
    • CCHEMISTRY; METALLURGY
    • C30CRYSTAL GROWTH
    • C30BSINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
    • C30B15/00Single-crystal growth by pulling from a melt, e.g. Czochralski method
    • C30B15/20Controlling or regulating
    • C30B15/203Controlling or regulating the relationship of pull rate (v) to axial thermal gradient (G)
    • CCHEMISTRY; METALLURGY
    • C30CRYSTAL GROWTH
    • C30BSINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
    • C30B29/00Single crystals or homogeneous polycrystalline material with defined structure characterised by the material or by their shape
    • C30B29/02Elements
    • C30B29/06Silicon
    • CCHEMISTRY; METALLURGY
    • C30CRYSTAL GROWTH
    • C30BSINGLE-CRYSTAL GROWTH; UNIDIRECTIONAL SOLIDIFICATION OF EUTECTIC MATERIAL OR UNIDIRECTIONAL DEMIXING OF EUTECTOID MATERIAL; REFINING BY ZONE-MELTING OF MATERIAL; PRODUCTION OF A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; SINGLE CRYSTALS OR HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; AFTER-TREATMENT OF SINGLE CRYSTALS OR A HOMOGENEOUS POLYCRYSTALLINE MATERIAL WITH DEFINED STRUCTURE; APPARATUS THEREFOR
    • C30B33/00After-treatment of single crystals or homogeneous polycrystalline material with defined structure

Definitions

  • the present invention generally relates to the preparation of semiconductor grade single crystal silicon which is used in the manufacture of electronic components. More particularly, the present invention relates to a process for producing a single crystal silicon ingot in which at least a segment of the constant diameter portion of the ingot is substantially devoid of agglomerated intrinsic point defects, wherein v/G 0 is allowed to vary over the length of the segment as a result of controlling the manner in which the segment cools to a temperature at which agglomerated intrinsic defects would otherwise form.
  • Single crystal silicon which is the starting material for most processes for the fabrication of semiconductor electronic components, is commonly prepared by the so-called Czochralski (“Cz”) method.
  • Cz Czochralski
  • polycrystalline silicon (“polysilicon”) is charged to a crucible and melted, a seed crystal is brought into contact with the molten silicon and a single crystal is grown by slow extraction. After formation of a neck is complete, the diameter of the crystal is enlarged by decreasing the pulling rate and/or the melt temperature until the desired or target diameter is reached. The cylindrical main body of the crystal which has an approximately constant diameter is then grown by controlling the pull rate and the melt temperature while compensating for the decreasing melt level.
  • the crystal diameter must be reduced gradually to form an end-cone.
  • the end-cone is formed by increasing the crystal pull rate and heat supplied to the crucible. When the diameter becomes small enough, the crystal is then separated from the melt.
  • Vacancy-type defects are recognized to be the origin of such observable crystal defects as D-defects, Flow Pattern Defects (FPDs), Gate Oxide Integrity (GOI) Defects, Crystal Originated Particle (COP) Defects, crystal originated Light Point Defects (LPDs), as well as certain classes of bulk defects observed by infrared light scattering techniques such as Scanning Infrared Microscopy and Laser Scanning Tomography. Also present in regions of excess vacancies are defects which act as the nuclei for ring oxidation induced stacking faults (OISF). It is speculated that this particular defect is a high temperature nucleated oxygen agglomerate catalyzed by the presence of excess vacancies.
  • defects relating to self-interstitials are less well studied. They are generally regarded as being low densities of interstitial-type dislocation loops or networks. Such defects are not responsible for gate oxide integrity failures, an important wafer performance criterion, but they are widely recognized to be the cause of other types of device failures usually associated with current leakage problems.
  • the type and initial concentration of these point defects in the silicon are determined as the ingot cools from the temperature of solidification (i.e., about 1410° C.) to a temperature greater than about 1300° C. That is, the type and initial concentration of these defects are controlled by the ratio v/G 0 , where v is the growth velocity and G 0 is the average axial temperature gradient over this temperature range. Referring to FIG.
  • v/G 0 1, for increasing values of v/G 0 , a transition from decreasingly self-interstitial dominated growth to increasingly vacancy dominated growth occurs near a critical value of v/G 0 which, based upon currently available information, appears to be about 2.1 ⁇ 10 ⁇ 5 cm 2 /sK, where G 0 is determined under conditions in which the axial temperature gradient is constant within the temperature range defined above. At this critical value, the concentrations of these intrinsic point defects are at equilibrium. However, as the value of v/G 0 exceeds the critical value, the concentration of vacancies increases. Likewise, as the value of v/G 0 falls below the critical value, the concentration of self-interstitials increases.
  • the concentration of vacancies or self-interstitials reaches a level of critical supersaturation in the system, and if the mobility of the point defects is sufficiently high, a reaction, or an agglomeration event, will likely occur.
  • the density of vacancy and self-interstitial agglomerated defects is typically within the range of about 1 ⁇ 10 3 /cm 3 to about 1 ⁇ 10 7 /cm 3 . While these values are relatively low, agglomerated intrinsic point defects are of rapidly increasing importance to device manufacturers and, in fact, are now seen as yield-limiting factors in the fabrication of complex and highly integrated circuits.
  • Preventing the formation of agglomerated intrinsic point defects may be achieved by controlling the growth velocity, v, and the average axial temperature gradient, G 0 , such that the ratio of v/G 0 is maintained within a very narrow range of values near the critical value of v/G 0 (see, e.g., FIG. 1, generally represented by range X), thus ensuring that the initial concentration of self-interstitials or vacancies does not exceed some critical concentration at which an agglomeration reaction occurs.
  • range X the critical concentration of self-interstitials or vacancies
  • v/G maintains v/G within a narrow range of values is not the most commercially practical approach to preventing the formation of agglomerated intrinsic point defects, for a number of reasons.
  • the pull rate is often varied during the growth process in order to maintain a constant diameter of the ingot. Variations in the pull rate, however, result in changes in v which, in turn, impacts v/G 0 , causing it to vary axially over the length of the ingot.
  • changes in G 0 may occur as well, due to changes in other process parameters.
  • G 0 often changes over time as a result of aging of the components of the hot zone or as a result of the inside of the hot zone becoming coated with, for example, silicon dioxide.
  • a process for producing single crystal silicon, in ingot or wafer form having an axially symmetric region which is substantially free of agglomerated intrinsic point defects; the provision of such a process in which a segment of the ingot is allowed to dwell above a temperature at which agglomerated defects would otherwise form (i.e., the critical or agglomeration temperature) for a time sufficient to prevent the formation of agglomerated defects within the segment; the provision of such a process wherein v/G 0 is allowed to vary axially during ingot growth, as a result of changes in v or G 0 ; and, the provision of such a process in which the manner by which the ingot is cooled between the temperature of solidification and the agglomeration temperature is controlled to prevent the formation of agglomerated intrinsic point defects.
  • the present invention is direction to process for growing a single crystal silicon ingot having a central axis, a seed-cone, an end-cone, a constant diameter portion between the seed-cone and the end-cone, and an ingot segment which comprises a fraction of the constant diameter portion and which is substantially free of agglomerated intrinsic point defects.
  • the process comprises (i) allowing the ratio v/G 0 to vary as a function of the length of the ingot segment as the ingot is grown, with v/G 0 being allowed to vary between a minimum value, (v/G 0 ) min , and a maximum value, (v/G 0 ) max , where v is the growth velocity and G 0 is the average axial temperature gradient between the temperature of solidification and about 1300° C. at the central axis, with (v/G 0 ) min being no more than about 95% of (v/G 0 ) max ; and, (ii) cooling the ingot segment from the temperature of solidification to a temperature between about 1050° C. and about 900° C. over a dwell time, t dw , which is sufficient to prevent the formation of agglomerated intrinsic point defects within the segment.
  • the present invention is further directed to a process for growing a single crystal silicon ingot having a central axis, a seed-cone, an end-cone, a constant diameter portion between the seed-cone and the end-cone having a circumferential edge and a radius extending from the central axis to the circumferential edge, the ingot being characterized in that, after the ingot is grown from a silicon melt and cooled from the solidification temperature in accordance with the Czochralski method, the constant diameter portion contains an axially symmetric region which is substantially free of agglomerated intrinsic point defects.
  • the process comprises controlling (i) a growth velocity, v, and an average axial temperature gradient, G 0 , during the growth of the constant diameter portion of the ingot over a temperature range from solidification to about 1300° C.; and, (ii) the cooling rate of the axially symmetric region, the axially symmetric region cooling from a first temperature, T 1 , which is between about 1400° C. and about 1300° C., to a second temperature, T 2 , which is between about 1050° C.
  • the axially symmetric region has a concentration of silicon self-interstitial intrinsic point defects which is less than a critical concentration at which agglomerated intrinsic point defects form.
  • the axially symmetric region has a width, as measured radially from the circumferential edge toward the central axis, which is at least about 30% of the width of the constant diameter portion of the ingot and has a length which is at least about 20% of the length of the constant diameter portion of the ingot.
  • FIG. 1 is a graph which shows an example of how the initial concentration of self-interstitials, [I], and vacancies, [V], changes with an increase in the value of the ratio v/G 0 , where v is the growth velocity and G 0 is the average axial temperature gradient.
  • FIG. 2 is a graph illustrating the equilibrium concentration and the critical concentration (i.e., the concentration at which agglomerated defects forms) as a function of temperature, as further discussed herein.
  • FIG. 3A is a graph of the normalized growth rate as a function of crystal length, as described in the Example.
  • FIG. 3B is a series of photographs of axial cuts of segments of an ingot, ranging from the shoulder to where end-cone growth begins, following copper decoration and a defect-delineating etch, as described in the Example.
  • FIG. 3C is a series of photographs of axial cuts of segments of an ingot, ranging from the seed-cone to the end-cone, following copper decoration and a defect-delineating etch, as described in the Example.
  • FIG. 4 is a graph illustrating the relationship between the normalized concentration of self-interstitial intrinsic point defects and the normalized growth velocity.
  • FIG. 5 is a graph illustrating the relationship between the normalized concentration of self-interstitial intrinsic point defects and the normalized growth velocity for various dwell lengths.
  • FIG. 6 is a graph illustrating the relationship between variations in growth velocity (as compared to the critical growth velocity) and the dwell length needed in order to prevent the formation of agglomerated defects, for various critical growth velocities (for crystal diameters of 200 mm).
  • FIG. 7 is a graph illustrating the relationship between variations in growth velocity (as compared to the critical growth velocity) and the dwell length needed in order to prevent the formation of agglomerated defects, for various critical growth velocities (for crystal diameters of 150 mm).
  • FIG. 8 is a graph illustrating the relationship between variations in growth velocity (as compared to the critical growth velocity) and the dwell length needed in order to prevent the formation of agglomerated defects, for various critical growth velocities (for crystal diameters of 300 mm).
  • FIG. 9 is a graph illustrating the relationship between the critical dwell length and the critical growth velocity for ingots of various diameters.
  • FIG. 10 is a graph illustrating the relationship between the normalized concentration of silicon self-interstitials at the critical temperature and the ratio of the critical value of G 0 over the actual value of G 0 , and the impact of changing dwell lengths thereon, for a 150 mm diameter single crystal silicon ingot.
  • FIG. 11 is a graph illustrating the relationship between the normalized concentration of silicon self-interstitials at the critical temperature and the ratio of the critical value of G 0 over the actual value of G 0 , and the impact of changing dwell lengths thereon, for a 200 mm diameter single crystal silicon ingot.
  • controlled cooling may be utilized in the preparation of substantially defect-free silicon to provide sufficient process control flexibility or robustness, such that v/G 0 may vary or “wander” outside the narrow, target range of values that would otherwise have to be employed to prevent the formation of agglomerated intrinsic point defects.
  • process conditions can be controlled during growth of a single crystal silicon ingot, prepared in accordance with the Czochralski method, such that the constant diameter portion of the ingot contains a region or segment which is substantially free of agglomerated intrinsic point defects.
  • growth conditions including growth velocity, v, the average axial temperature gradient, G 0 , between the temperature of solidification and a temperature greater than about 1300° C., and the cooling rate from solidification to about 1050° C., are controlled to cause the formation of an axially symmetric region which is substantially free of agglomerated intrinsic point defects.
  • the axially symmetric region typically has a width equal to at least about 30% of the radius of the ingot, with widths of at least about 40%, 60%, 80%, 90% and 95% being more preferred.
  • the axially symmetric region has a width which is at least about 15 mm.
  • this region has a width which is equal to at least about 7.5% of the radius of the ingot, with widths of at least about 15%, 25% and 50% being more preferred.
  • the width of the region is about equal to the radius of the ingot. Furthermore, this axially symmetric region typically extends over a length of at least about 20% of the constant diameter portion of the ingot, with lengths of at least about 40%, 60%, 80%, 90% and even about 100% being more preferred.
  • Preventing critical supersaturation, or the agglomeration of intrinsic point defects can be achieved by establishing an initial concentration (controlled by v/G 0 (r), where G 0 is a function of radius) which is sufficiently low such that critical supersaturation is never achieved.
  • an initial concentration controlled by v/G 0 (r), where G 0 is a function of radius
  • G 0 is a function of radius
  • [(v/G 0 ) cr + ⁇ ] is the sum of the critical value for v/G 0 plus some delta, which based on experimental evidence to-date is believed to be less than about 5% of the critical value, to account for a region of vacancy dominated material which is substantially free of agglomerated defects;
  • v/G 0 (r) is the actual value of v/G 0 at a given radial position extending from the central axis to within a few centimeters from the circumferential edge of the ingot;
  • [0036] [(v/G 0 ) cr ⁇ ] is the difference between the critical value for v/G 0 minus some delta, which based on experimental evidence to-date is believed to be less than about 5% of the critical value, to account for a region of self-interstitial dominated material which is substantially free of agglomerated defects.
  • the amount of self-interstitial diffusion is controlled by controlling the time during which the ingot is cooled from the solidification temperature (about 1410° C.) to the temperature at which silicon self-interstitials become immobile, for commercially practical purposes.
  • Silicon self-interstitials appear to be extremely mobile at temperatures near the solidification temperature of silicon, i.e. about 1410° C. This mobility, however, decreases as the temperature of the single crystal silicon ingot decreases.
  • the diffusion rate of self-interstitials slows such a considerable degree that they are essentially immobile for commercially practical time periods at temperatures less than about 900° C.
  • a self-interstitial agglomeration reaction may in theory vary over a wide range of temperatures, as a practical matter this range appears to be relatively narrow as a consequence of the relatively narrow range of initial self-interstitial concentrations which are typically obtained in silicon grown according to the Czochralski method. In general, therefore, a self-interstitial agglomeration reaction may occur, if at all, at temperatures within the range of about 1050° C. to about 900° C., and typically at a temperature of about 925° C. or about 950° C.
  • the cooling time will typically be controlled such that the ingot resides, or “dwells”, within this range for a time which is sufficient to allow enough self-interstitials to diffuse such that critical supersaturation does not occur.
  • t dw By controlling this dwell time, t dw , the otherwise stringent v/G 0 requirements are relaxed and a larger range of v/G 0 values, relative to the critical value, which are acceptable for purposes of preventing the formation of agglomerated defects are afforded.
  • Equation (2) Equation (2):
  • v/G 0 (r 0 ) is the actual value of v/G 0 at about the central axis (given that the diffusion distance is typically the greatest at this point);
  • [(v/G 0 ) cr ⁇ (t) cr ] is the difference between the critical value for v/G 0 minus some delta, the delta being a factor of how much time a given axial position within the ingot is allowed to dwell above the critical temperature (i.e., the temperature at which agglomerations would otherwise occur).
  • Equation (2) It may be observed from Equation (2) that as the dwell time increases, there is greater opportunity for the actual value of v/G 0 to vary axially within the segment that is substantially defect-free; that is, as the dwell time increases, the actual value of v/G 0 may deviate further from the target range of values that would otherwise result in the formation of a substantially defect-free segment of the ingot if diffusion was not utilized. Furthermore, it may be observed that the focus is on v/G 0 near the central axis because the diffusion distance is typically greatest at this point.
  • the axially symmetric region will be allowed to dwell at a temperature between the temperature of solidification and a temperature between about 1050° C. and about 900° C., and preferably between about 1025° C.
  • the precise time and temperature to which the ingot is cooled is at least in part a function of the concentration of intrinsic point defects, the number of point defects which must be diffused in order to prevent supersaturation and agglomeration from occurring, and the rate at which the given intrinsic point defects diffuse (i.e., the diffusivity of the intrinsic point defects).
  • the dwell time, or the manner by which the ingot cools, is at least in part a function of the growth velocity and the design of the hot zone of the crystal puller; that is, ingot cooling may be affected by changes in the pull rate and also the configuration of the hot zone. Changes in hot zone configuration can be made using any means currently know in the art for minimizing heat transfer in the hot zone, including reflectors, radiation shields, purge tubes, light pipes, insulators, heaters and magnetic fields.
  • the actual value of the ratio v/G 0 may be allowed to vary as a function of the length of the axially symmetric region as the ingot is grown between a minimum value, (v/G 0 ) min , and a maximum value, (v/G 0 ) max .
  • (v/G 0 ) min is no more than about 95% of (v/G 0 ) max
  • (v/G 0 ) min is no more than about 90%, 85% or even 80% of (v/G 0 ) max .
  • the actual value of v/G 0 may vary by at least about 5% between (v/G 0 ) min and (v/G 0 ) max , while in other embodiments v/G 0 may vary between (v/G 0 ) min and (v/G 0 ) max by at least about 10%, 15%, 20% or more.
  • (v/G 0 ) max is intended to refer to (v/G 0 ) cr plus some delta to account for the region of vacancy dominated material which is substantially free of agglomerated defects.
  • (v/G 0 ) max is intended to refer to [(v/G 0 ) cr + ⁇ (t) cr ] which, as further discussed below in reference to Equation 3, represents the sum of the critical value of v/G 0 plus some delta which is a factor of how much time a given axial position within the ingot is allowed to dwell above the critical temperature (i.e., the temperature at which agglomerations would otherwise occur).
  • v/G 0 refers to the values of v/G 0 within the axially symmetric region of the ingot which is substantially free of agglomerated intrinsic point defects.
  • v/G 0 may also vary radially (v/G 0 (r)). It is therefore to be understood that (v/G 0 ) min and (v/G 0 ) max generally refer to the minimum and maximum values for v/G 0 (r), respectively, within the axially symmetric region.
  • the axial variations in v/G 0 may be significantly greater; that is, when interstitials predominate and when variations in v/G 0 are due to changes in v, (v/G 0 ) min may be no more than about 60%, 40%, 20%, 10% or even 5% of (v/G 0 ) max .
  • the “window” of acceptable values for v/G 0 may essentially be any value less than the critical value for v/G 0 .
  • (v/G 0 ) min may essentially be any value less than (v/G 0 ) max .
  • v/G 0 may vary as described above when G 0 is constant and v is allowed to change
  • v/G 0 may also vary when v is constant and G 0 is allowed to change. More specifically, as further described in detail below in reference to FIGS. 10 and 11, the acceptable degree of variation in v/G 0 resulting from changes in G 0 increases as the dwell time increases.
  • the “window” of acceptable values for v/G 0 when v is constant and G 0 is allowed to vary does not have a dwell time plateau where this window of values becomes essentially wide open, allowing for any value less than the critical value for v/G 0 . Rather, the degree of acceptable variation (i.e., variation in v/G 0 which may occur without the formation of agglomerated defects) continues to increase as the dwell time increases.
  • the growth velocity, v, and the average axial temperature gradient, G 0 may be controlled such that the ratio v/G 0 is between about 0.75 to about 1 times the critical value of v/G 0 (i.e., about 1.6 ⁇ 10 ⁇ 5 cm 2 /sK to about 2.1 ⁇ 10 ⁇ 5 cm 2 /sK based upon currently available information for the critical value of v/G 0 ).
  • the ratio v/G 0 may range in value from about 0.6 to about 1 times the critical value of v/G 0 (i.e., about 1.3 ⁇ 10 ⁇ 5 cm 2 /sK to about 2.1 ⁇ 10 ⁇ 5 cm 2 /sK based upon currently available information for the critical value of v/G 0 ), and preferably from about 0.5 to about 1.05 times the critical value of v/G 0 (i.e., about 1 ⁇ 10 ⁇ 5 cm 2 /sK to about 2.2 ⁇ 10 ⁇ 5 cm 2 /sK based upon currently available information for the critical value of v/G 0 ).
  • the dwell time will be controlled such that the ratio v/G 0 may have any value less than about 1.05 times the critical value of v/G 0 .
  • the growth velocity, v, and the average axial temperature gradient, G 0 may be controlled such that the ratio v/G 0 ranges in value from about 0.6 to about 1.5 times the critical value of v/G 0 (i.e., about 1.3 ⁇ 10 ⁇ 5 cm 2 /sK to about 3 ⁇ 10 ⁇ 5 cm 2 /sK based upon currently available information for the critical value of v/G 0 ), and preferably from about 0.5 to about 2.5 times the critical value of v/G 0 (i.e., about 1 ⁇ 10 ⁇ 5 cm 2 /sK to about 5 ⁇ 10 ⁇ 5 cm 2 /sK based upon currently available information for the critical value of v/G 0 ).
  • v/G 0 may be essentially any value greater than the critical value, provided that at some position along the radius the value falls below that value which is need to result in the formation this axially symmetric region of the desired width.
  • an axially symmetric region of vacancy dominated material may also be formed. If the width of this region is to be about equal to the radius of the constant diameter portion of the ingot, v/G 0 may range from about 0.95 to about 1.1 times the critical value of v/G 0 . However, as pointed about above with reference to an interstitial dominated region, if the width of this vacancy dominated region is less than the radius of the ingot, greater variations in v/G 0 are acceptable.
  • v/G 0 may be achieved by the independent control of the growth velocity, v, and the radial variations in the average axial temperature gradient, G 0 (r) . While a single value of v/G 0 within the range may be achieved during the growth process by careful control of the growth velocity and design of the crystal puller hot zone, preferably v/G 0 will be allowed to vary within the noted range during the growth of the axially symmetric region.
  • Such variation may result from (i) allowing the growth velocity to vary during growth in a crystal puller hot zone designed in such a way that G 0 is essentially constant over the radius and length of the region (ii) maintaining a constant growth velocity while G 0 is allowed to vary, or (iii) allowing both v and G 0 to vary.
  • v/G 0 Prior to the present invention, a conflict has existed between controlling v/G 0 to prevent the formation of agglomerated defects and controlling process conditions for conventional growth purposes, such as to maintain a constant diameter of the ingot main body or grow the end-cone. This conflict has meant that if agglomerated defects are to be prevented, this prevention must be achieved at some cost.
  • v/G 0 is allowed to vary, which means in one embodiment the pull rate may also vary, in order for example to maintain diameter control.
  • the pull rate after about one diameter of the crystal length may range from about 0.3 mm/minute to about 0.5 mm/minute, from about 0.25 mm/minute to about 0.6 mm/minute, or from about 0.2 mm/minute to about 0.8 mm/minute, the range of acceptable pull rates increasing as the process flexibility increases.
  • the pull rate is dependent upon both the crystal diameter and crystal puller design.
  • the stated ranges are typical for 200 mm diameter crystals.
  • the pull rate will decrease as the crystal diameter increases.
  • the crystal puller may be designed to allow pull rates in excess of those stated here.
  • the crystal puller will be designed to enable the pull rate to be as fast as possible, and thus allow v/G 0 to vary as much as possible, while still prevent the formation of agglomerated intrinsic point defects.
  • the flexibility of the present process also allows for G 0 to vary or drift. More specifically, because v/G 0 is allowed to vary, the present process is more robust, thus allowing for these variations to occur regardless of the cause; that is, the robust nature of the present process allows for variations in v/G 0 to occur when G 0 is constant and v varies, when v is constant and G 0 varies, or when both vary.
  • the present process affords the means by which to prepare, in a given crystal puller, a series of single crystal silicon ingots in which the formation of agglomerated intrinsic point defects is prevented and wherein both the pull rate and G 0 may drift during their preparation.
  • the present process effectively creates a larger “window” of v/G 0 values which can be utilized to obtained an axially symmetric region of the constant diameter portion of the ingot which is substantially free of agglomerated intrinsic point defects. It is to be noted however, that increasing the window size (or allowable v or G 0 variations for defect-free growth) is substantially limited to those values of v and G 0 which result in values for the ratio v/G 0 which are smaller than the critical v/G 0 value. Stated another way, the effect is strongest for interstitial dominated material because silicon self-interstitials diffuse more quickly than vacancies.
  • the window opens more quickly toward lower values for v/G 0 .
  • increasing the window size for allowable pull rate variations is substantially limited to slower pull rates because, due to the diffusivity of interstitials, the window opens more quickly toward these lower pull rates.
  • [(v/G 0 ) cr + ⁇ (t) cr ] is the sum of the critical value for v/G 0 plus some delta, the delta being a factor of how much time a given axial position within the ingot is allowed to dwell above the critical temperature (i.e., the temperature at which agglomerations would otherwise occur);
  • v/G 0 (r 0 ) is the same as in Equation (2), above;
  • a given axial position in the growing ingot (denoted point A) remain above the temperature of agglomeration for the requisite time, but in addition that it be cooled at a rate which prevents the critical concentration from being exceeded (see, e.g., path denoted E).
  • the temperature at which C(T) intersects with C n (T) is at least in part a function of the initial defect concentration and the rate at which the defects diffuse through the crystal lattice of the ingot.
  • the manner in which the ingot cools within the range of temperatures in which self-interstitials, or alternatively vacancies, appear to be mobile is controlled such that the ingot cools from a first temperature, T 1 , to a second temperature, T 2 , with the rate of temperature decrease from T 1 to T 2 being controlled such that at each intermediate temperature, T int , between T 1 and T 2 the axially symmetric region has a concentration of intrinsic point defects which is less than the critical concentration at which agglomerated intrinsic point defects will form.
  • the first temperature, T 1 is typically between about 1400° C. and about 1300° C., preferably between about 1350° C. and about 1310° C.
  • the second temperature, T 2 is typically between about 1050° C. and about 800° C., preferably between about 1000° C. and about 900° C., and most preferably between about 975° C. and about 925° C.
  • the rate at which the axially symmetric region of the ingot cools between T 1 and T 2 will be controlled such that, at any given temperature, the actual concentration of self-interstitials, or vacancies, remains below the concentration at which agglomeration will occur but well above the equilibrium concentration in order to ensure the greatest rate of diffusion possible.
  • the rate may be controlled such that at a given axial position the actual concentration of intrinsic point defects within the axially symmetric region can be expressed as in Equation (4):
  • C is the actual concentration of intrinsic point defects at the given axial position
  • C eq is the equilibrium concentration of intrinsic point defects for this axial position
  • X is a constant, typically ranging from about 0.4 to less than about 1, and preferably from about 0.6 to about 0.9;
  • C n is the concentration of intrinsic point defects which is sufficient to cause an agglomeration reaction to occur at this axial position.
  • the crystal growth conditions be controlled to maximize the width of the interstitial dominated region, there may be limits for a given crystal puller hot zone design. As the V/I boundary is moved closer to the central crystal axis, provided the cooling conditions and G 0 (r) do not change, the minimum amount of radial diffusion required increases. In these circumstances, there may be a minimum radius of the vacancy dominated region which is required to suppress the formation of agglomerated interstitial defects by radial diffusion.
  • the single crystal silicon contains less than about 12 PPMA oxygen, still more preferably less than about 11 PPMA oxygen, and most preferably less than about 10 PPMA oxygen. This is because, in medium to high oxygen contents wafers, i.e., 14 PPMA to 18 PPMA, the formation of oxygen-induced stacking faults and bands of enhanced oxygen clustering just inside the V/I boundary becomes more pronounced.
  • the type and initial concentration of intrinsic point defects within the growing single crystal silicon ingot are a function of the actual value of the ratio of v/G 0 relative to the critical value of v/G 0 .
  • the critical growth velocity, v cr may be express as in Equation (5):
  • G 0 is the average axial temperature gradient
  • represents the critical value, which is currently believed to be about 2.1 ⁇ 10 ⁇ 5 cm 2 /sK.
  • G 0 is constant over the radius of the ingot, then the type and initial concentration of these defects are primarily a function of v; that is, the type and initial concentration of intrinsic point defects may be expressed in terms of the ratio v/v cr . Accordingly, if the growth velocity v is greater than v cr then vacancies are predominant, while if v is less than v cr self-interstitials are predominant.
  • C/C m is the “normalized” concentration (i.e., the concentration of self-interstitials relative to the concentration at the time of solidification);
  • B is a proportionality coefficient which is dependent upon the assumed point defect parameters; a reasonable estimate is about 0.5;
  • v/v cr is the actual growth velocity relative to the critical growth velocity
  • the degree of variability that is acceptable i.e., the degree of variability a given system can have and still yield a substantially defect-free axially symmetric region of a width essentially equal to the radius of the ingot
  • Equation (7) may be used to provide the details needed to design a robust process; that is, Equation (7) may be used to design a system which is capable of coping with expected process variations and still enable the growth of substantially defect-free silicon.
  • the actual growth velocity must be very close, or very far away from, the critical velocity if the formation of agglomerated intrinsic point defects is to be prevented; that is, in this instance there are two “windows” for v/G 0 which enable the formation of agglomerated defects to be avoided, one very near to the critical value and one far away from it.
  • FIG. 5 it can be seen that as L dw increases for a given growth velocity, the corresponding relative concentration of silicon self-interstitials decreases (where curves 1-7 correspond, respectively, to dwell lengths of 400 mm, 500 mm, 600 mm, 700 mm, 800 mm, 900 mm and 980 mm).
  • L dw effectively extends the range of actual growth velocities which are acceptable for purposes of growing a single crystal silicon ingot which is substantially free of agglomerated defects.
  • this “window” of acceptable growth velocities extends over the entire range (see, e.g., FIG. 5, curve 7); that is, L dw eventually reaches a critical value at which C ⁇ C cr at any v ⁇ v cr .
  • the critical value for L dw is about 980 mm, which is comparable to the typical length of a Cz-type single crystal silicon ingot.
  • the pulling of the ingot must continue at the same rate even after growth is complete in order to ensure sufficient dwell time (unless the ingot is prepared following an alternative growth process, such as by holding the ingot in the pull chamber after growth is complete with while maintaining, and then slowly cooling, the ingot using pull chamber “after” heaters).
  • FIGS. 6 - 8 the dependence of this window of acceptable growth velocities on L dw is further illustrated. These curves may be used to determine the dwell length needed in order to obtain substantially defect-free silicon in view of the known or desired variability in a given set of process conditions. Stated another way, given that each crystal puller hot zone has an inherent critical G 0 and, as such, has a corresponding v cr , once the amount of variability in a given process is determined, or a desired variability is established, this ratio of v/v cr can be used in conjunction with the graphs present in FIGS. 6 - 8 to generally determine the dwell length needed to prevent the formation of agglomerated defects.
  • a 200 mm diameter ingot is to be grown (see, e.g., FIG. 6) in a crystal puller have a thermal profile such that v cr is about 0.28 mm/minute (i.e., curve 3) and the desired variability is about 20%
  • a single crystal silicon ingot may be grown, the entire usable length of which is substantially free of agglomerated defects, if the L dw is about 100 cm in length.
  • such an ingot can be grown if, by employing upper heaters and reflector for example, the hot zone is design so that each axial position of the constant diameter portion of the ingot travels about 100 cm while cooling from about the temperature of solidification to the critical temperature at which agglomerations would otherwise form.
  • the actual growth velocity may be any value less than about the critical value, in order grow a single crystal silicon ingot of interstitial dominated material which is substantially free of agglomerated defects.
  • Equation (8) (wherein all units are mm and minutes):
  • L cr is the critical value for L dw ; that is, the length which is sufficient to allow v to be any value less that v cr and still prevent the formation of agglomerated defects;
  • v cr is the critical value for the growth velocity (mm/minute), as described above.
  • R is the radius of the ingot being grown.
  • FIG. 9 The relationship between the critical length for L dw and the critical growth velocity v cr is further illustrated by FIG. 9 for ingot diameters of 150 mm, 200 mm and 300 mm (curves 1, 2 and 3, respectively). More specifically, the graph presented in FIG. 9 shows the relationship between v cr when the “window” of acceptable variations is completely open (i.e., any variation for interstitial dominated growth is acceptable) and the corresponding L dw needed in order to obtain an ingot which is substantially defect-free over essentially the entire usable length.
  • the radius of the ingot has been replaced by the width of the self-interstitial dominated region, due at least in part to the fact that the diffusion distance has decreased.
  • a similar relationship may be provided when the focus is upon the vacancy dominated region as the region which is substantially defect free, wherein R is replaced with (R ⁇ R I ), R I representing the width of the interstitial dominated ring.
  • the normalized value S of the threshold interstitial concentration i.e., the ratio of the concentration C at the temperature T cr at which agglomerations might otherwise form over the concentration C im at the time of solidification
  • the ratio of the critical value of G 0 over the actual value of G 0 is plotted. It is to be noted that experience to-date suggests this normalized value of the threshold concentration is less than about 0.01, possibly about 0.005; that is, the formation of agglomerated self-interstitial intrinsic point defects can be avoided provided the normalized concentration remains below this value.
  • the calculated width of the “window” of values for G 0 which enable the formation of agglomerated defects to be prevented is at least in part dependent upon the estimated value for S, as well as the assumed interstitial diffusivity value D I (which in the present examples is estimated to be about 2 ⁇ 10 ⁇ 4 cm 2 /sec.).
  • D I which in the present examples is estimated to be about 2 ⁇ 10 ⁇ 4 cm 2 /sec.
  • the curves continue on an upward slope as G 0 increases.
  • the curves initially have an upward slope but then, after reaching a plateau, the curves change to a downward slope.
  • the shape of the v variation curves is due to the offsetting effect of a decrease in v. More specifically, while a decrease in v cause the concentration if interstitials to increase, the time for diffusion also increases. At some point, the effects of diffusion outweigh the increase in concentration. No such offsetting effect is present when G 0 is the source of variation, as FIGS. 10 and 11 indicate.
  • agglomerated intrinsic point defects mean defects caused (i) by the reaction in which vacancies agglomerate to produce D-defects, flow pattern defects, gate oxide integrity defects, crystal originated particle defects, crystal originated light point defects, and other such vacancy related defects, or (ii) by the reaction in which self-interstitials agglomerate to produce dislocation loops and networks, and other such self-interstitial related defects;
  • agglomerated interstitial defects shall mean agglomerated intrinsic point defects caused by the reaction in which silicon self-interstitial atoms agglomerate;
  • agglomerated vacancy defects shall mean agglomerated vacancy point defects caused by the reaction in which crystal lattice vacancies agglomerate;
  • radius means the distance measured from a central axis to a circumferential edge of a wafer or ingot; “substantially free of agglomerated intrinsic point defects” shall mean a
  • the present invention affords a process for preparing a single crystal silicon ingot wherein v/G 0 may vary, either radially or axially, as a result of changes in v, G 0 , or both.
  • the present process thus affords greater flexibility in the preparation of single crystal silicon substantially free of agglomerated intrinsic point defects, such that maintaining the value of v/G 0 within a narrow, “target” range of values is no longer necessary.
  • the Example sets forth only approach and one set of conditions that may be used to achieve the desired result. Accordingly, it should not be interpreted in a limiting sense.
  • Two 200 mm crystal ingots were grown in a crystal puller capable of producing a substantially defect-free axially symmetric region of interstitial dominated material having a width and length essentially equal to the radius and length, respectively, of the constant diameter portion of the ingots.
  • Such an axially symmetric region may be achieved in the given crystal puller when the ingots are grown at the rate depicted by the dashed line in FIG. 3A (hereinafter, the “defect-free” growth rate curve).
  • the two crystals were grown at the same target growth rate, depicted in FIG. 3A as a continuous line, with the growth rate being reported as a normalized growth rate (i.e., the actual growth rate relative to the critical growth rate, typically expressed as a ratio of v/v cr ).
  • these ingots were initially grown for a period of time at a rate which was in excess of the “defect-free” growth rate curve, then for a period of time at a rate which was less than the “defect-free” growth rate curve, and then again for a period of time at a rate in excess of the “defect-free” growth rate curve.
  • the first ingot (87GEX) was allowed to cool naturally in the crystal growth chamber upon completion of the growth of the ingot.
  • the second ingot (87GEW) was not allowed to cool naturally in the crystal growth chamber; instead, upon completion of the growth of the ingot, the heaters in the hot zone of the crystal puller remained on and the ingot was held for 30 hours in the pull chamber.
  • the ingots were sliced longitudinally along the central axis running parallel to the direction of growth, and then further divided into sections, each about 2 mm in thickness. Using a copper decoration technique (as described in PCT/US98/07356 and PCT/US98/07304), followed by a standard defect delineating etch, the samples were visually inspected for the presence of precipitated impurities; those regions which were free of such precipitated impurities corresponded to regions which were free of agglomerated interstitial defects. Photographs were then taken of the sections of each crystal and assembled to show the results for each crystal from seed to tail end. The set of photographs for the first, naturally-cooled ingot (87GEX) are depicted in FIG. 3B and the set of photographs for the second, held ingot (87GEW) are depicted in FIG. 3C.
  • the naturally-cooled ingot contains agglomerated vacancy defects from 0 to about 393 mm, no agglomerated intrinsic point defects from about 393 mm to about 435 mm, agglomerated intrinsic point defects from about 435 mm to about 513 mm, no agglomerated intrinsic point defects from about 513 mm to about 557 mm, and agglomerated vacancy defects from 557 mm to the end of the crystal. These correspond to the regions above, within and below the defect-free growth conditions for this hot zone.
  • the held ingot (87GEW) contains agglomerated vacancy defects from 0 to about 395 mm, no agglomerated intrinsic point defects from about 395 mm to about 584 mm, and agglomerated vacancy defects from about 584 mm to the end of the crystal.
  • the most significant difference between the two ingots therefore, occurs in the region from about 435 mm to about 513 mm in which the naturally-cooled ingot (87GEX) contains agglomerated intrinsic point defects whereas the held ingot (87GEW) does not.
  • the concentration of self-interstitial silicon atoms in the held ingot (87GEW) is suppressed by additional diffusion of the self-interstitial atoms to the surface of the ingot and vacancy dominated regions and thus, critical supersaturation and the agglomeration reaction for interstitial atoms is avoided subsequent to crystal solidification.
  • insufficient time is allowed for additional diffusion to the surface and vacancy dominated regions and, as a result, the system becomes critically supersaturated in silicon self-interstitial atoms and an agglomeration reaction occurs.
  • the “defect-free” growth rate curve depicted in FIG. 3A falls within a range of crystal growth rates which provide fully agglomerated intrinsic defect-free material under natural cooling conditions for this crystal puller configuration.
  • Table IV below, it can be seen that even under natural cooling conditions for this hot zone configuration, there is a range of crystal growth rates between the growth rate (P v ) at which agglomerated vacancy defects form and the growth rate (P I ) at which agglomerated intrinsic point defects form; this range is at least ⁇ 5% of the average of P v and P I .
  • this range is increased further with the range being, for example, at least ⁇ 7.5%, at least ⁇ 10%, or even at least ⁇ 15% of the average of P v and P I (for example, for crystal 87GEW the residence was sufficiently great that, P I , was not achieved and thus, P I for this crystal was less than the lowest pull rate achieved).
  • V V_ave (DV) (DV/Vave) 87GEX V-P 393 0.251 P-I 435 0.213 0.232017 0.03865546 16.66 I-P 513 0.209 P-V 557 0.249 0.22937 0.0402521 17.55 87GEW V-P 395 0.246 P* 465 0.196 0.221008 0.05042017 22.81 P* 465 0.196 P-V 584 0.271 0.233193 0.07478992 32.07
  • the concentration of intrinsic point defects may be suppressed by allowing more time for these defects to diffuse to regions where they may be annihilated. As a result, the formation of agglomerated intrinsic point defects is prevented within a significant portion of the constant diameter portion of the single crystal silicon ingot.

Abstract

A process for growing a single crystal silicon ingot having an axially symmetric region substantially free of agglomerated intrinsic point defects. The ingot is grown generally in accordance with the Czochralski method; however, the manner by which the ingot is cooled from the temperature of solidification to a temperature which is in excess of about 900° C. is controlled to allow for the diffusion of intrinsic point defects, such that agglomerated defects do not form in this axially symmetric region. Accordingly, the ratio v/G0 is allowed to vary axially within this region, due to changes in v or G0, between a minimum and maximum value by at least 5%.

Description

    BACKGROUND OF THE INVENTION
  • The present invention generally relates to the preparation of semiconductor grade single crystal silicon which is used in the manufacture of electronic components. More particularly, the present invention relates to a process for producing a single crystal silicon ingot in which at least a segment of the constant diameter portion of the ingot is substantially devoid of agglomerated intrinsic point defects, wherein v/G[0001] 0 is allowed to vary over the length of the segment as a result of controlling the manner in which the segment cools to a temperature at which agglomerated intrinsic defects would otherwise form.
  • Single crystal silicon, which is the starting material for most processes for the fabrication of semiconductor electronic components, is commonly prepared by the so-called Czochralski (“Cz”) method. In this method, polycrystalline silicon (“polysilicon”) is charged to a crucible and melted, a seed crystal is brought into contact with the molten silicon and a single crystal is grown by slow extraction. After formation of a neck is complete, the diameter of the crystal is enlarged by decreasing the pulling rate and/or the melt temperature until the desired or target diameter is reached. The cylindrical main body of the crystal which has an approximately constant diameter is then grown by controlling the pull rate and the melt temperature while compensating for the decreasing melt level. Near the end of the growth process but before the crucible is emptied of molten silicon, the crystal diameter must be reduced gradually to form an end-cone. Typically, the end-cone is formed by increasing the crystal pull rate and heat supplied to the crucible. When the diameter becomes small enough, the crystal is then separated from the melt. [0002]
  • In recent years, it has been recognized that a number of defects in single crystal silicon form in the crystal growth chamber as the crystal cools after solidification. Such defects arise, in part, due to the presence of an excess (i.e., a concentration above the solubility limit) of intrinsic point defects in the crystal lattice, which are vacancies and self-interstitials. Silicon crystals grown from a melt are typically grown with an excess of one or the other type of intrinsic point defect, either crystal lattice vacancies (“V”) or silicon self-interstitials (“I”). [0003]
  • Vacancy-type defects are recognized to be the origin of such observable crystal defects as D-defects, Flow Pattern Defects (FPDs), Gate Oxide Integrity (GOI) Defects, Crystal Originated Particle (COP) Defects, crystal originated Light Point Defects (LPDs), as well as certain classes of bulk defects observed by infrared light scattering techniques such as Scanning Infrared Microscopy and Laser Scanning Tomography. Also present in regions of excess vacancies are defects which act as the nuclei for ring oxidation induced stacking faults (OISF). It is speculated that this particular defect is a high temperature nucleated oxygen agglomerate catalyzed by the presence of excess vacancies. [0004]
  • Defects relating to self-interstitials are less well studied. They are generally regarded as being low densities of interstitial-type dislocation loops or networks. Such defects are not responsible for gate oxide integrity failures, an important wafer performance criterion, but they are widely recognized to be the cause of other types of device failures usually associated with current leakage problems. [0005]
  • It is believed that the type and initial concentration of these point defects in the silicon are determined as the ingot cools from the temperature of solidification (i.e., about 1410° C.) to a temperature greater than about 1300° C. That is, the type and initial concentration of these defects are controlled by the ratio v/G[0006] 0, where v is the growth velocity and G0 is the average axial temperature gradient over this temperature range. Referring to FIG. 1, for increasing values of v/G0, a transition from decreasingly self-interstitial dominated growth to increasingly vacancy dominated growth occurs near a critical value of v/G0 which, based upon currently available information, appears to be about 2.1×10−5 cm2/sK, where G0 is determined under conditions in which the axial temperature gradient is constant within the temperature range defined above. At this critical value, the concentrations of these intrinsic point defects are at equilibrium. However, as the value of v/G0 exceeds the critical value, the concentration of vacancies increases. Likewise, as the value of v/G0 falls below the critical value, the concentration of self-interstitials increases. If the concentration of vacancies or self-interstitials reaches a level of critical supersaturation in the system, and if the mobility of the point defects is sufficiently high, a reaction, or an agglomeration event, will likely occur. Under conventional Czochralski-type growth conditions, the density of vacancy and self-interstitial agglomerated defects is typically within the range of about 1×103/cm3 to about 1×107/cm3. While these values are relatively low, agglomerated intrinsic point defects are of rapidly increasing importance to device manufacturers and, in fact, are now seen as yield-limiting factors in the fabrication of complex and highly integrated circuits.
  • Preventing the formation of agglomerated intrinsic point defects may be achieved by controlling the growth velocity, v, and the average axial temperature gradient, G[0007] 0, such that the ratio of v/G0 is maintained within a very narrow range of values near the critical value of v/G0 (see, e.g., FIG. 1, generally represented by range X), thus ensuring that the initial concentration of self-interstitials or vacancies does not exceed some critical concentration at which an agglomeration reaction occurs. However, if control of v/G0 alone is to be relied upon in order to prevent the formation of agglomerated intrinsic point defects, stringent process control and crystal puller design requirements must be met in order to maintain v/G0 within this narrow range.
  • Maintaining v/G within a narrow range of values is not the most commercially practical approach to preventing the formation of agglomerated intrinsic point defects, for a number of reasons. For example, the pull rate is often varied during the growth process in order to maintain a constant diameter of the ingot. Variations in the pull rate, however, result in changes in v which, in turn, impacts v/G[0008] 0, causing it to vary axially over the length of the ingot. Similarly, changes in G0 may occur as well, due to changes in other process parameters. Furthermore, it should be noted that G0 often changes over time as a result of aging of the components of the hot zone or as a result of the inside of the hot zone becoming coated with, for example, silicon dioxide.
  • The changes in v and G[0009] 0 likewise cause changes in the “target” range for v/G0 (i.e., the range which limits the initial concentration of intrinsic point defects such that agglomerations do not occur), unless a corresponding and offsetting change is made in G0 or v, respectively. Therefore, if a given crystal puller is to be utilized to grow a series of ingots, the temperature profile of that crystal puller must be continuously monitored and the process conditions repeatedly modified as changes in v or G0 dictate. Such an approach is both time consuming and costly.
  • SUMMARY OF THE INVENTION
  • Among the several objects and features of the present invention may be noted the provision of a process for producing single crystal silicon, in ingot or wafer form, having an axially symmetric region which is substantially free of agglomerated intrinsic point defects; the provision of such a process in which a segment of the ingot is allowed to dwell above a temperature at which agglomerated defects would otherwise form (i.e., the critical or agglomeration temperature) for a time sufficient to prevent the formation of agglomerated defects within the segment; the provision of such a process wherein v/G[0010] 0 is allowed to vary axially during ingot growth, as a result of changes in v or G0; and, the provision of such a process in which the manner by which the ingot is cooled between the temperature of solidification and the agglomeration temperature is controlled to prevent the formation of agglomerated intrinsic point defects.
  • Briefly, therefore, the present invention is direction to process for growing a single crystal silicon ingot having a central axis, a seed-cone, an end-cone, a constant diameter portion between the seed-cone and the end-cone, and an ingot segment which comprises a fraction of the constant diameter portion and which is substantially free of agglomerated intrinsic point defects. The process comprises (i) allowing the ratio v/G[0011] 0 to vary as a function of the length of the ingot segment as the ingot is grown, with v/G0 being allowed to vary between a minimum value, (v/G0)min, and a maximum value, (v/G0)max, where v is the growth velocity and G0 is the average axial temperature gradient between the temperature of solidification and about 1300° C. at the central axis, with (v/G0)min being no more than about 95% of (v/G0)max; and, (ii) cooling the ingot segment from the temperature of solidification to a temperature between about 1050° C. and about 900° C. over a dwell time, tdw, which is sufficient to prevent the formation of agglomerated intrinsic point defects within the segment.
  • The present invention is further directed to a process for growing a single crystal silicon ingot having a central axis, a seed-cone, an end-cone, a constant diameter portion between the seed-cone and the end-cone having a circumferential edge and a radius extending from the central axis to the circumferential edge, the ingot being characterized in that, after the ingot is grown from a silicon melt and cooled from the solidification temperature in accordance with the Czochralski method, the constant diameter portion contains an axially symmetric region which is substantially free of agglomerated intrinsic point defects. The process comprises controlling (i) a growth velocity, v, and an average axial temperature gradient, G[0012] 0, during the growth of the constant diameter portion of the ingot over a temperature range from solidification to about 1300° C.; and, (ii) the cooling rate of the axially symmetric region, the axially symmetric region cooling from a first temperature, T1, which is between about 1400° C. and about 1300° C., to a second temperature, T2, which is between about 1050° C. and about 800° C., with the rate of temperature decrease from T1 to T2 being controlled such that at each intermediate temperature, Tint, between T1 and T2, the axially symmetric region has a concentration of silicon self-interstitial intrinsic point defects which is less than a critical concentration at which agglomerated intrinsic point defects form. The axially symmetric region has a width, as measured radially from the circumferential edge toward the central axis, which is at least about 30% of the width of the constant diameter portion of the ingot and has a length which is at least about 20% of the length of the constant diameter portion of the ingot.
  • Other objects and features of the present invention will be in part apparent and in part pointed out hereinafter. [0013]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a graph which shows an example of how the initial concentration of self-interstitials, [I], and vacancies, [V], changes with an increase in the value of the ratio v/G[0014] 0, where v is the growth velocity and G0 is the average axial temperature gradient.
  • FIG. 2 is a graph illustrating the equilibrium concentration and the critical concentration (i.e., the concentration at which agglomerated defects forms) as a function of temperature, as further discussed herein. [0015]
  • FIG. 3A is a graph of the normalized growth rate as a function of crystal length, as described in the Example. [0016]
  • FIG. 3B is a series of photographs of axial cuts of segments of an ingot, ranging from the shoulder to where end-cone growth begins, following copper decoration and a defect-delineating etch, as described in the Example. [0017]
  • FIG. 3C is a series of photographs of axial cuts of segments of an ingot, ranging from the seed-cone to the end-cone, following copper decoration and a defect-delineating etch, as described in the Example. [0018]
  • FIG. 4 is a graph illustrating the relationship between the normalized concentration of self-interstitial intrinsic point defects and the normalized growth velocity. [0019]
  • FIG. 5 is a graph illustrating the relationship between the normalized concentration of self-interstitial intrinsic point defects and the normalized growth velocity for various dwell lengths. [0020]
  • FIG. 6 is a graph illustrating the relationship between variations in growth velocity (as compared to the critical growth velocity) and the dwell length needed in order to prevent the formation of agglomerated defects, for various critical growth velocities (for crystal diameters of 200 mm). [0021]
  • FIG. 7 is a graph illustrating the relationship between variations in growth velocity (as compared to the critical growth velocity) and the dwell length needed in order to prevent the formation of agglomerated defects, for various critical growth velocities (for crystal diameters of 150 mm). [0022]
  • FIG. 8 is a graph illustrating the relationship between variations in growth velocity (as compared to the critical growth velocity) and the dwell length needed in order to prevent the formation of agglomerated defects, for various critical growth velocities (for crystal diameters of 300 mm). [0023]
  • FIG. 9 is a graph illustrating the relationship between the critical dwell length and the critical growth velocity for ingots of various diameters. [0024]
  • FIG. 10 is a graph illustrating the relationship between the normalized concentration of silicon self-interstitials at the critical temperature and the ratio of the critical value of G[0025] 0 over the actual value of G0, and the impact of changing dwell lengths thereon, for a 150 mm diameter single crystal silicon ingot.
  • FIG. 11 is a graph illustrating the relationship between the normalized concentration of silicon self-interstitials at the critical temperature and the ratio of the critical value of G[0026] 0 over the actual value of G0, and the impact of changing dwell lengths thereon, for a 200 mm diameter single crystal silicon ingot.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • In accordance with the present invention, it has been discovered that controlled cooling may be utilized in the preparation of substantially defect-free silicon to provide sufficient process control flexibility or robustness, such that v/G[0027] 0 may vary or “wander” outside the narrow, target range of values that would otherwise have to be employed to prevent the formation of agglomerated intrinsic point defects.
  • Control of Growth Conditions [0028]
  • Previously, it has been reported that process conditions can be controlled during growth of a single crystal silicon ingot, prepared in accordance with the Czochralski method, such that the constant diameter portion of the ingot contains a region or segment which is substantially free of agglomerated intrinsic point defects. (See, e.g., PCT/US98/07356 and PCT/US98/07304.) As disclosed therein, growth conditions, including growth velocity, v, the average axial temperature gradient, G[0029] 0, between the temperature of solidification and a temperature greater than about 1300° C., and the cooling rate from solidification to about 1050° C., are controlled to cause the formation of an axially symmetric region which is substantially free of agglomerated intrinsic point defects.
  • These growth conditions are preferably controlled to maximize the volume of this axially symmetric region relative to the volume of the constant diameter portion of the ingot. When silicon self-interstitials are the predominant type of intrinsic point defect, the axially symmetric region typically has a width equal to at least about 30% of the radius of the ingot, with widths of at least about 40%, 60%, 80%, 90% and 95% being more preferred. Similarly, when vacancies are the predominant type of intrinsic point defect, the axially symmetric region has a width which is at least about 15 mm. Preferably, however, this region has a width which is equal to at least about 7.5% of the radius of the ingot, with widths of at least about 15%, 25% and 50% being more preferred. Regardless of which intrinsic point defect predominates, most preferably the width of the region is about equal to the radius of the ingot. Furthermore, this axially symmetric region typically extends over a length of at least about 20% of the constant diameter portion of the ingot, with lengths of at least about 40%, 60%, 80%, 90% and even about 100% being more preferred. [0030]
  • As described elsewhere (see, e.g., PCT/US98/07356 and PCT/US98/07304), it is generally believed that the formation of such an axially symmetric region is achieved as a result of suppressing the reactions in which silicon self-interstitials or crystal lattice vacancy intrinsic point defects react to produce agglomerated intrinsic point defects. This suppression is achieved by controlling the concentration of these intrinsic point defects in this axially symmetric region during the growth and cooling of the ingot to ensure this region never become critically supersaturated. Preventing critical supersaturation, or the agglomeration of intrinsic point defects, can be achieved by establishing an initial concentration (controlled by v/G[0031] 0(r), where G0 is a function of radius) which is sufficiently low such that critical supersaturation is never achieved. However, such an approach requires that the actual value of v/G0 be maintained within a narrow, target range of values very close to the critical value of v/G0.
  • Strict process control and system design requirements must be continuously met if v/G[0032] 0(r) is to be maintained within this target range of values, because even minor changes in v or G0 may cause the actual value of v/G0 to move outside this range. Stated another way, in the absence of controlled cooling to provide sufficient dwell time above a temperature at which agglomeration would otherwise occur, and thus allow for the diffusion of vacancies or interstitials to sinks where they may be annihilated, v/G0 must be maintained within this narrow “window” of values over the radius, extending from about the central axis to within a few centimeters (i.e., about 1 to 2 cm) from the circumferential edge of the ingot. Such process conditions may be expressed by Equation (1):
  • [(v/G 0)cr +δ]>v/G 0(r)>[(v/G 0)cr−Δ]  (1)
  • wherein [0033]
  • [(v/G[0034] 0)cr+δ] is the sum of the critical value for v/G0 plus some delta, which based on experimental evidence to-date is believed to be less than about 5% of the critical value, to account for a region of vacancy dominated material which is substantially free of agglomerated defects;
  • v/G[0035] 0(r) is the actual value of v/G0 at a given radial position extending from the central axis to within a few centimeters from the circumferential edge of the ingot; and,
  • [(v/G[0036] 0)cr−Δ] is the difference between the critical value for v/G0 minus some delta, which based on experimental evidence to-date is believed to be less than about 5% of the critical value, to account for a region of self-interstitial dominated material which is substantially free of agglomerated defects.
  • In practice, meeting such stringent process control conditions is difficult to achieve, and is complicated by the fact that this window of acceptable values for v/G[0037] 0 may change over time in a given crystal puller. Preferably, therefore, preventing the system from becoming critically supersaturated, and thus preventing the formation of agglomerated intrinsic point defects, is achieved by suppressing the initial concentration of silicon self-interstitials or vacancies subsequent to crystal solidification, i.e., subsequent to establishing the initial concentration as determined by v/G0(r). As noted in PCT/US98/07356 and PCT/US98/07304, it has been found that due to the relatively large mobility of self-interstitials, it is possible to effectively suppress the concentration of self-interstitials over relatively large distances, i.e. distances of about 5 cm to about 10 cm or more, by the diffusion of self-interstitials to sinks located at the crystal surface or to vacancy dominated regions located within the crystal. Diffusion can be effectively used to suppress the concentration of self-interstitials, provided sufficient time is allowed. In general, the diffusion time will depend upon the radial variation in the initial concentration of self-interstitials, with lesser radial variations requiring shorter diffusion times.
  • The amount of self-interstitial diffusion is controlled by controlling the time during which the ingot is cooled from the solidification temperature (about 1410° C.) to the temperature at which silicon self-interstitials become immobile, for commercially practical purposes. Silicon self-interstitials appear to be extremely mobile at temperatures near the solidification temperature of silicon, i.e. about 1410° C. This mobility, however, decreases as the temperature of the single crystal silicon ingot decreases. Generally, the diffusion rate of self-interstitials slows such a considerable degree that they are essentially immobile for commercially practical time periods at temperatures less than about 900° C. However, while the temperature at which a self-interstitial agglomeration reaction occurs may in theory vary over a wide range of temperatures, as a practical matter this range appears to be relatively narrow as a consequence of the relatively narrow range of initial self-interstitial concentrations which are typically obtained in silicon grown according to the Czochralski method. In general, therefore, a self-interstitial agglomeration reaction may occur, if at all, at temperatures within the range of about 1050° C. to about 900° C., and typically at a temperature of about 925° C. or about 950° C. [0038]
  • Effects of Diffusion [0039]
  • Within the range of temperatures at which self-interstitials appear to be mobile, and depending upon the temperature in the hot zone, the cooling time will typically be controlled such that the ingot resides, or “dwells”, within this range for a time which is sufficient to allow enough self-interstitials to diffuse such that critical supersaturation does not occur. By controlling this dwell time, t[0040] dw, the otherwise stringent v/G0 requirements are relaxed and a larger range of v/G0 values, relative to the critical value, which are acceptable for purposes of preventing the formation of agglomerated defects are afforded. Such a relationship may be expressed by Equation (2):
  • [(v/G 0)cr +δ]>v/G 0(r 0)>[(v/G 0)cr−Δ(t)cr]  (2)
  • wherein [0041]
  • [(v/G[0042] 0)cr+δ] is the same as in Equation (1), above;
  • v/G[0043] 0(r0) is the actual value of v/G0 at about the central axis (given that the diffusion distance is typically the greatest at this point); and,
  • [(v/G[0044] 0)cr−Δ(t)cr] is the difference between the critical value for v/G0 minus some delta, the delta being a factor of how much time a given axial position within the ingot is allowed to dwell above the critical temperature (i.e., the temperature at which agglomerations would otherwise occur).
  • It may be observed from Equation (2) that as the dwell time increases, there is greater opportunity for the actual value of v/G[0045] 0 to vary axially within the segment that is substantially defect-free; that is, as the dwell time increases, the actual value of v/G0 may deviate further from the target range of values that would otherwise result in the formation of a substantially defect-free segment of the ingot if diffusion was not utilized. Furthermore, it may be observed that the focus is on v/G0 near the central axis because the diffusion distance is typically greatest at this point.
  • In view of the forgoing and as noted in, for example, PCT/US98/07356 and PCT/US98/07304, typically the axially symmetric region will be allowed to dwell at a temperature between the temperature of solidification and a temperature between about 1050° C. and about 900° C., and preferably between about 1025° C. about 925° C., for a period of (i) at least about 5 hours, preferably at least about 10 hours, and more preferably at least about 15 hours for 150 mm nominal diameter silicon crystals, (ii) at least about 5 hours, preferably at least about 10 hours, more preferably at least about 20 hours, still more preferably at least about 25 hours, and most preferably at least about 30 hours for 200 mm nominal diameter silicon crystals, and (iii) at least about 20 hours, preferably at least about 40 hours, more preferably at least about 60 hours, and most preferably at least about 75 hours for silicon crystals having a nominal diameter greater than 200 mm. It is to be noted, however, that the precise time and temperature to which the ingot is cooled is at least in part a function of the concentration of intrinsic point defects, the number of point defects which must be diffused in order to prevent supersaturation and agglomeration from occurring, and the rate at which the given intrinsic point defects diffuse (i.e., the diffusivity of the intrinsic point defects). [0046]
  • The dwell time, or the manner by which the ingot cools, is at least in part a function of the growth velocity and the design of the hot zone of the crystal puller; that is, ingot cooling may be affected by changes in the pull rate and also the configuration of the hot zone. Changes in hot zone configuration can be made using any means currently know in the art for minimizing heat transfer in the hot zone, including reflectors, radiation shields, purge tubes, light pipes, insulators, heaters and magnetic fields. [0047]
  • Process Variability [0048]
  • Controlling the dwell time of a given segment of the constant diameter portion of the ingot, such that intrinsic point defects may diffuse to sinks where they are annihilated and thus prevent the formation of agglomerated defects therein, allows the ratio v/G[0049] 0 to vary axially; that is, as a result of controlling the manner by which this segment of the ingot cools, the ratio v/G0 may change as a function of the length of the axially symmetric region. In accordance with the present process, therefore, the actual value of the ratio v/G0 may be allowed to vary as a function of the length of the axially symmetric region as the ingot is grown between a minimum value, (v/G0)min, and a maximum value, (v/G0)max. In one embodiment of the present process, (v/G0)min is no more than about 95% of (v/G0)max, while in other embodiments (v/G0)min is no more than about 90%, 85% or even 80% of (v/G0)max. Stated another way, in one embodiment the actual value of v/G0 may vary by at least about 5% between (v/G0)min and (v/G0)max, while in other embodiments v/G0 may vary between (v/G0)min and (v/G0)max by at least about 10%, 15%, 20% or more.
  • As used herein and as described in Equation (2) above, (v/G[0050] 0)max is intended to refer to (v/G0)cr plus some delta to account for the region of vacancy dominated material which is substantially free of agglomerated defects. Furthermore, if growth conditions are such that the ingot comprises both vacancy and interstitial dominated material which are substantially free of agglomerated defects, then (v/G0)max is intended to refer to [(v/G0)cr+δ(t)cr] which, as further discussed below in reference to Equation 3, represents the sum of the critical value of v/G0 plus some delta which is a factor of how much time a given axial position within the ingot is allowed to dwell above the critical temperature (i.e., the temperature at which agglomerations would otherwise occur).
  • It is to be noted that the above ranges for axial variations in the ratio v/G[0051] 0 refer to the values of v/G0 within the axially symmetric region of the ingot which is substantially free of agglomerated intrinsic point defects. Furthermore, v/G0 may also vary radially (v/G0 (r)). It is therefore to be understood that (v/G0)min and (v/G0)max generally refer to the minimum and maximum values for v/G0(r), respectively, within the axially symmetric region. However, when growth conditions are controlled such that the axially symmetric region extends from the central axis to the circumferential edge of the ingot, variations in v/G0 are typically determined based on the value of v/G0 at the central axis because the diffusion distance is greatest at this position, provided there is little or no contribution from axial diffusion.
  • It is also to be noted that, as further described in detail below in reference to FIGS. 4 and 5, when the variations in v/G[0052] 0 are due to changes in v (i.e., G0 is constant), the axial variations in v/G0 may be significantly greater; that is, when interstitials predominate and when variations in v/G0 are due to changes in v, (v/G0)min may be no more than about 60%, 40%, 20%, 10% or even 5% of (v/G0)max. In other words, provided there is sufficient dwell time, the “window” of acceptable values for v/G0 may essentially be any value less than the critical value for v/G0. Experience to-date suggests that, as illustrated in FIG. 5, once the dwell time is sufficient for v/G0 to vary by about 20% (i.e., when (v/G0)min is no more than about 80% of (v/G0)max), (v/G0)min may essentially be any value less than (v/G0)max.
  • While v/G[0053] 0 may vary as described above when G0 is constant and v is allowed to change, it is to be noted that v/G0 may also vary when v is constant and G0 is allowed to change. More specifically, as further described in detail below in reference to FIGS. 10 and 11, the acceptable degree of variation in v/G0 resulting from changes in G0 increases as the dwell time increases. However, as FIGS. 10 and 11 indicate, the “window” of acceptable values for v/G0 when v is constant and G0 is allowed to vary does not have a dwell time plateau where this window of values becomes essentially wide open, allowing for any value less than the critical value for v/G0. Rather, the degree of acceptable variation (i.e., variation in v/G0 which may occur without the formation of agglomerated defects) continues to increase as the dwell time increases.
  • As discussed above, by allowing the axially symmetric region to dwell above about 900° C. for an extended period of time, the otherwise stringent v/G[0054] 0 requirements are relaxed and a larger range of v/G0 values, relative to the critical value, are acceptable for purposes of preventing the formation of agglomerated intrinsic point defects and growing a single crystal silicon ingot as described herein. For example, if the width of the axially symmetric region in which interstitials are the predominant intrinsic point defect is to be about equal to the radius of the ingot, then the growth velocity, v, and the average axial temperature gradient, G0, (as previously defined) may be controlled such that the ratio v/G0 is between about 0.75 to about 1 times the critical value of v/G0 (i.e., about 1.6×10−5 cm2/sK to about 2.1×10−5 cm2/sK based upon currently available information for the critical value of v/G0). Typically, however, in view of the flexibility provided by the present process, the ratio v/G0 may range in value from about 0.6 to about 1 times the critical value of v/G0 (i.e., about 1.3×10−5 cm2/sK to about 2.1×10−5 cm2/sK based upon currently available information for the critical value of v/G0), and preferably from about 0.5 to about 1.05 times the critical value of v/G0 (i.e., about 1×10−5 cm2/sK to about 2.2×10−5 cm2/sK based upon currently available information for the critical value of v/G0). Most preferably, however, the dwell time will be controlled such that the ratio v/G0 may have any value less than about 1.05 times the critical value of v/G0.
  • It should be noted that the precise range of acceptable values for v/G[0055] 0 is at least partially dependent upon the desired width of the axially symmetric region to be obtained. Accordingly, while the above ranges exhibit the flexibility of the present process when the width of this region is about equal to the width of the constant diameter portion of the ingot, this flexibility is even greater when it is acceptable for the width of this region to be less than the radius of the ingot. In such instances, the growth velocity, v, and the average axial temperature gradient, G0, may be controlled such that the ratio v/G0 ranges in value from about 0.6 to about 1.5 times the critical value of v/G0 (i.e., about 1.3×10−5 cm2/sK to about 3×10−5 cm2/sK based upon currently available information for the critical value of v/G0), and preferably from about 0.5 to about 2.5 times the critical value of v/G0 (i.e., about 1×10−5 cm2/sK to about 5×10−5 cm2/sK based upon currently available information for the critical value of v/G0). Strictly speaking, however, when the only goal is the formation of an axially symmetric region of interstitial dominated material of some minimum radial width (i.e., at least about 30%, 40%, 80% or more of the constant diameter portion), then v/G0 may be essentially any value greater than the critical value, provided that at some position along the radius the value falls below that value which is need to result in the formation this axially symmetric region of the desired width.
  • It should be further noted that, given a dwell time which is long enough to allow for sufficient vacancy diffusion, an axially symmetric region of vacancy dominated material may also be formed. If the width of this region is to be about equal to the radius of the constant diameter portion of the ingot, v/G[0056] 0 may range from about 0.95 to about 1.1 times the critical value of v/G0. However, as pointed about above with reference to an interstitial dominated region, if the width of this vacancy dominated region is less than the radius of the ingot, greater variations in v/G0 are acceptable.
  • The above-noted ratios of v/G[0057] 0 may be achieved by the independent control of the growth velocity, v, and the radial variations in the average axial temperature gradient, G0(r) . While a single value of v/G0 within the range may be achieved during the growth process by careful control of the growth velocity and design of the crystal puller hot zone, preferably v/G0 will be allowed to vary within the noted range during the growth of the axially symmetric region. Such variation may result from (i) allowing the growth velocity to vary during growth in a crystal puller hot zone designed in such a way that G0 is essentially constant over the radius and length of the region (ii) maintaining a constant growth velocity while G0 is allowed to vary, or (iii) allowing both v and G0 to vary.
  • Prior to the present invention, a conflict has existed between controlling v/G[0058] 0 to prevent the formation of agglomerated defects and controlling process conditions for conventional growth purposes, such as to maintain a constant diameter of the ingot main body or grow the end-cone. This conflict has meant that if agglomerated defects are to be prevented, this prevention must be achieved at some cost. However, in accordance with the present process, v/G0 is allowed to vary, which means in one embodiment the pull rate may also vary, in order for example to maintain diameter control. Accordingly, as an example, the pull rate after about one diameter of the crystal length may range from about 0.3 mm/minute to about 0.5 mm/minute, from about 0.25 mm/minute to about 0.6 mm/minute, or from about 0.2 mm/minute to about 0.8 mm/minute, the range of acceptable pull rates increasing as the process flexibility increases.
  • It is to be noted that the pull rate is dependent upon both the crystal diameter and crystal puller design. The stated ranges are typical for 200 mm diameter crystals. In general, the pull rate will decrease as the crystal diameter increases. However, the crystal puller may be designed to allow pull rates in excess of those stated here. As a result, most preferably the crystal puller will be designed to enable the pull rate to be as fast as possible, and thus allow v/G[0059] 0 to vary as much as possible, while still prevent the formation of agglomerated intrinsic point defects.
  • In addition to allowing for variations in the pull rate, or more generally variations in v, the flexibility of the present process also allows for G[0060] 0 to vary or drift. More specifically, because v/G0 is allowed to vary, the present process is more robust, thus allowing for these variations to occur regardless of the cause; that is, the robust nature of the present process allows for variations in v/G0 to occur when G0 is constant and v varies, when v is constant and G0 varies, or when both vary. For example, the present process affords the means by which to prepare, in a given crystal puller, a series of single crystal silicon ingots in which the formation of agglomerated intrinsic point defects is prevented and wherein both the pull rate and G0 may drift during their preparation. As a result, the need to maintain a constant pull rate (at the cost of diameter control), as well as the need to continuously monitor the temperature profile for the given crystal puller hot zone and make adjustments in the process conditions as the hot zone parts age (thus causing G0 to drift), are eliminated.
  • By taking advantage of self-interstitial or vacancy diffusion through controlling the dwell time, the present process effectively creates a larger “window” of v/G[0061] 0 values which can be utilized to obtained an axially symmetric region of the constant diameter portion of the ingot which is substantially free of agglomerated intrinsic point defects. It is to be noted however, that increasing the window size (or allowable v or G0 variations for defect-free growth) is substantially limited to those values of v and G0 which result in values for the ratio v/G0 which are smaller than the critical v/G0 value. Stated another way, the effect is strongest for interstitial dominated material because silicon self-interstitials diffuse more quickly than vacancies. As a result, the window opens more quickly toward lower values for v/G0. For example, increasing the window size for allowable pull rate variations is substantially limited to slower pull rates because, due to the diffusivity of interstitials, the window opens more quickly toward these lower pull rates.
  • In principle, however, as the time the ingot spends at temperatures greater than about 900° C. increases, the window for allowable v/G[0062] 0 variations due to v/G0 values greater than the critical value of v/G0 plus some small delta (resulting from, for example, variations toward faster pull rates) also increases; that is, as the dwell time increases, in principle the window of acceptable v/G0 values for vacancy dominated material also increases because greater time is allowed for vacancies to diffuse. Such a relationship can be expressed by Equation (3):
  • [(v/G 0)cr+δ(t)cr ]>v/G 0(r 0)>[(v/G 0)cr−Δ(t)cr]  (3)
  • wherein [0063]
  • [(v/G[0064] 0)cr+δ(t)cr] is the sum of the critical value for v/G0 plus some delta, the delta being a factor of how much time a given axial position within the ingot is allowed to dwell above the critical temperature (i.e., the temperature at which agglomerations would otherwise occur);
  • v/G[0065] 0(r0) is the same as in Equation (2), above; and,
  • [(v/G[0066] 0)cr−Δ(t)cr] is the same as in Equation (2), above.
  • As can be seen from the expression [(v/G[0067] 0)cr+δ(t)cr], as the dwell time increases, so the range of values for v/G0 above the critical value also increases. However, due to the slower diffusion rate of vacancies, the formation of an axially symmetric region of vacancy dominated material which is substantially free of agglomerated intrinsic point defects would require significantly longer times for diffusion, particularly given that this region extends from the central axis to the circumferential edge of the constant diameter portion of the ingot.
  • “Local” Cooling Rate [0068]
  • In addition to controlling time during which the ingot dwells within the noted range, it is also preferred to control the rate at which the ingot cools within this range and over this time period. Stated another way, while it is preferred to maintain the ingot above the temperature at which agglomerated defects will form for a period of time, it is also preferred to control the “local” (in time) cooling rate; that is, the rate at which the ingot cools within this time and temperature range. For example, referring now to FIG. 2, it may be observed that for each local temperature within the range bounded by the solidification temperature, and more specifically the temperature at which the initial concentration of intrinsic point defects is established (i.e., some temperature between about 1400° C. and about 1300° C.) and the temperature at which intrinsic point defects are no longer sufficiently mobile for agglomerations to occur (i.e., some temperature greater than about 900° C.), there exists an equilibrium concentration C[0069] eq and a critical or nucleation concentration Cn where a reaction or agglomeration occurs. Accordingly, for a given concentration (denoted point A) above the equilibrium concentration but below the critical concentration, if sufficient time is spent at a single temperature above the temperature of agglomeration, eventually enough interstitials will out-diffuse such that the equilibrium concentration is reached (denoted point B). However, if the temperature is then rapidly reduced, an agglomeration may still occur (denoted point D). As a result, to ensure sufficient time for out-diffusion it is preferred that a given axial position in the growing ingot (denoted point A) remain above the temperature of agglomeration for the requisite time, but in addition that it be cooled at a rate which prevents the critical concentration from being exceeded (see, e.g., path denoted E).
  • It is also to be noted from FIG. 2 that experience to-date suggests that the concentration of interstitials at a given temperature (i.e., C(T)), between the reaction or nucleation temperature and the equilibrium temperature for that concentration, decreases much slower than the corresponding equilibrium concentration (i.e., C[0070] eq(T)); that is, experience to-date suggests that C(T) decreases much slower than Ceq. As a result, as the temperature decreases, C moves away from Ceq and toward the nucleation concentration, Cn, which means if the ingot cools too fast eventually the curve C(T) will intersect with Cn(T) and thus an agglomeration event will occur. Accordingly, it should be noted that while a high cooling rate may be acceptable at higher ingot temperatures, as the ingot cools the rate will preferably decrease to ensure nucleation, and thus agglomeration, do not occur. It should be further noted, however, that the temperature at which C(T) intersects with Cn(T) is at least in part a function of the initial defect concentration and the rate at which the defects diffuse through the crystal lattice of the ingot.
  • In accordance with the present process, therefore, the manner in which the ingot cools within the range of temperatures in which self-interstitials, or alternatively vacancies, appear to be mobile is controlled such that the ingot cools from a first temperature, T[0071] 1, to a second temperature, T2, with the rate of temperature decrease from T1 to T2 being controlled such that at each intermediate temperature, Tint, between T1 and T2 the axially symmetric region has a concentration of intrinsic point defects which is less than the critical concentration at which agglomerated intrinsic point defects will form. The first temperature, T1, is typically between about 1400° C. and about 1300° C., preferably between about 1350° C. and about 1310° C. The second temperature, T2, is typically between about 1050° C. and about 800° C., preferably between about 1000° C. and about 900° C., and most preferably between about 975° C. and about 925° C.
  • Referring again to FIG. 2, it is to be noted that typically the rate at which the axially symmetric region of the ingot cools between T[0072] 1 and T2 will be controlled such that, at any given temperature, the actual concentration of self-interstitials, or vacancies, remains below the concentration at which agglomeration will occur but well above the equilibrium concentration in order to ensure the greatest rate of diffusion possible. For example, the rate may be controlled such that at a given axial position the actual concentration of intrinsic point defects within the axially symmetric region can be expressed as in Equation (4):
  • C=C eq +X(C n −C equil)  (4)
  • wherein [0073]
  • C is the actual concentration of intrinsic point defects at the given axial position; [0074]
  • C[0075] eq is the equilibrium concentration of intrinsic point defects for this axial position;
  • X is a constant, typically ranging from about 0.4 to less than about 1, and preferably from about 0.6 to about 0.9; and, [0076]
  • C[0077] n is the concentration of intrinsic point defects which is sufficient to cause an agglomeration reaction to occur at this axial position.
  • It is to be noted that, while it is generally preferred that the crystal growth conditions be controlled to maximize the width of the interstitial dominated region, there may be limits for a given crystal puller hot zone design. As the V/I boundary is moved closer to the central crystal axis, provided the cooling conditions and G[0078] 0(r) do not change, the minimum amount of radial diffusion required increases. In these circumstances, there may be a minimum radius of the vacancy dominated region which is required to suppress the formation of agglomerated interstitial defects by radial diffusion.
  • It is to be further noted that, in order to achieve the effects of controlling the cooling rate and dwell time over appreciable lengths of the constant diameter portion of the ingot, consideration must also be given to the growth process of the end-cone of the ingot, as well as the treatment of the ingot once end-cone growth is complete, to ensure that the latter portion of the main body of the ingot generally has the same thermal history as the portions which preceded it. Several approaches to dealing with this situation are discussed in detail in, for example, PCT/US98/07356 and PCT/US98/07304. [0079]
  • It is also to be noted that, as crystal puller and hot zone designs vary, the ranges presented above for v/G[0080] 0, pull rate, cooling time and cooling rate may also vary.
  • For an ingot prepared in accordance with the process of the present invention and having a V/I boundary, i.e. an ingot containing material which is vacancy dominated, experience has shown that low oxygen content material, i.e., less than about 13 PPMA (parts per million atomic, ASTM standard F-121-83), is preferred. More preferably, the single crystal silicon contains less than about 12 PPMA oxygen, still more preferably less than about 11 PPMA oxygen, and most preferably less than about 10 PPMA oxygen. This is because, in medium to high oxygen contents wafers, i.e., 14 PPMA to 18 PPMA, the formation of oxygen-induced stacking faults and bands of enhanced oxygen clustering just inside the V/I boundary becomes more pronounced. Each of these are a potential source for problems in a given integrated circuit fabrication process. However, it is to be noted that, when the axially symmetric region has a width about equal to the radius of the ingot, the oxygen content restriction is removed; this is because, given that no vacancy type material is present, the formation of such faults and clusters will not occur. [0081]
  • Process/System Design [0082]
  • As previously discussed, the type and initial concentration of intrinsic point defects within the growing single crystal silicon ingot are a function of the actual value of the ratio of v/G[0083] 0 relative to the critical value of v/G0. The critical growth velocity, vcr, may be express as in Equation (5):
  • v cr =ξG 0  (5)
  • wherein [0084]
  • G[0085] 0 is the average axial temperature gradient; and,
  • ξ represents the critical value, which is currently believed to be about 2.1×10[0086] −5 cm2/sK.
  • If G[0087] 0 is constant over the radius of the ingot, then the type and initial concentration of these defects are primarily a function of v; that is, the type and initial concentration of intrinsic point defects may be expressed in terms of the ratio v/vcr. Accordingly, if the growth velocity v is greater than vcr then vacancies are predominant, while if v is less than vcr self-interstitials are predominant.
  • A relationship exists between the growth velocity, the time the ingot dwells above the agglomeration temperature and the distance over which a given axial position travels as the ingot cools from near the solidification temperature to the agglomeration temperature, such that the formation of agglomerated intrinsic point defects is prevented. The relationship between this distance, or “dwell length” (L[0088] dw), the growth velocity and the dwell time is expressed in Equation (6) as follows:
  • t=L dw /v.  (6)
  • It is to be noted that the temperature profile is believed to be almost unaffected by variations in v, such that L[0089] dw may be considered as a constant for a given hot zone.
  • Solving the problem of silicon self-interstitial diffusion in a single crystal silicon ingot, by means commonly known in the art, additionally leads to the conclusion that, when G[0090] 0 is constant, the relationship between Ldw, a given growth velocity less than or equal to the critical velocity and the concentration of self-interstitials (relative to the melting point equilibrium concentration Cm; i.e., the concentration of self-interstitials at the time of solidification) may be expressed as in Equation (7):
  • C/C m=1.602B (1−v/v cr)exp(−μ1 L dw)  (7)
  • wherein [0091]
  • C/C[0092] m is the “normalized” concentration (i.e., the concentration of self-interstitials relative to the concentration at the time of solidification);
  • B is a proportionality coefficient which is dependent upon the assumed point defect parameters; a reasonable estimate is about 0.5; [0093]
  • v/v[0094] cr is the actual growth velocity relative to the critical growth velocity;
  • μ is a decay coefficient which, for the typical growth parameters of common Cz-type silicon wherein the contribution of axial diffusion is small, may be expressed as equal to (D/v) (λ[0095] I/R)2, wherein D is the diffusivity of self-interstitials, v is the growth velocity, λI is the first root of the Bessel function, J0I)=0, and is equal to about 2.40 and R is the radius.
  • Based upon experimental evidence to-date, it is generally believed that at a temperature of about 900° C. to about 925° C., the formation of agglomerated defects can be avoided if the value of the ratio C/C[0096] m is less than about 0.01, and preferably less than about 0.005. Using these values and Equation (7), the degree of variability that is acceptable (i.e., the degree of variability a given system can have and still yield a substantially defect-free axially symmetric region of a width essentially equal to the radius of the ingot) for a given dwell length can be determined. Alternatively, using these values and the known or desired variability in a given crystal pulling process, a dwell length can be determined which is sufficient to yield a substantially defect-free axially symmetric region of a width essentially equal to the radius of the ingot. In other words, given that some variation in process conditions is to be expected, the relationship provided in Equation (7) may be used to provide the details needed to design a robust process; that is, Equation (7) may be used to design a system which is capable of coping with expected process variations and still enable the growth of substantially defect-free silicon.
  • Referring now to FIG. 4, it may be observed that for a given dwell length, the normalized concentration increases as the actual velocity, relative to the critical velocity, (i.e., v/v[0097] cr) decreases until the growth velocity become so slow that sufficient time is allowed for self-interstitials to out-diffusion, effectively lowering the overall concentration. Experimental evidence to date suggests that for the particular process conditions and system represented (i.e., vcr=0.28 mm/min.; ingot radius=100 mm; Ldw=690 mm), the relative critical concentration which, if exceeded, results in the formation of agglomerated intrinsic point defects, is believed to be about 0.01, while in some instances it may be about 0.005 or less. Accordingly, it may be observed that the actual growth velocity must be very close, or very far away from, the critical velocity if the formation of agglomerated intrinsic point defects is to be prevented; that is, in this instance there are two “windows” for v/G0 which enable the formation of agglomerated defects to be avoided, one very near to the critical value and one far away from it. Referring now to FIG. 5, it can be seen that as Ldw increases for a given growth velocity, the corresponding relative concentration of silicon self-interstitials decreases (where curves 1-7 correspond, respectively, to dwell lengths of 400 mm, 500 mm, 600 mm, 700 mm, 800 mm, 900 mm and 980 mm).
  • Increasing L[0098] dw effectively extends the range of actual growth velocities which are acceptable for purposes of growing a single crystal silicon ingot which is substantially free of agglomerated defects. As Ldw continues to increase, eventually this “window” of acceptable growth velocities extends over the entire range (see, e.g., FIG. 5, curve 7); that is, Ldw eventually reaches a critical value at which C<Ccr at any v<vcr. It can be seen that for the present example, the critical value for Ldw is about 980 mm, which is comparable to the typical length of a Cz-type single crystal silicon ingot. Therefore, to prevent the formation of agglomerated defects over the entire usable length of the crystal, the pulling of the ingot must continue at the same rate even after growth is complete in order to ensure sufficient dwell time (unless the ingot is prepared following an alternative growth process, such as by holding the ingot in the pull chamber after growth is complete with while maintaining, and then slowly cooling, the ingot using pull chamber “after” heaters).
  • Referring now to FIGS. [0099] 6-8, the dependence of this window of acceptable growth velocities on Ldw is further illustrated. These curves may be used to determine the dwell length needed in order to obtain substantially defect-free silicon in view of the known or desired variability in a given set of process conditions. Stated another way, given that each crystal puller hot zone has an inherent critical G0 and, as such, has a corresponding vcr, once the amount of variability in a given process is determined, or a desired variability is established, this ratio of v/vcr can be used in conjunction with the graphs present in FIGS. 6-8 to generally determine the dwell length needed to prevent the formation of agglomerated defects.
  • As an example, if a 200 mm diameter ingot is to be grown (see, e.g., FIG. 6) in a crystal puller have a thermal profile such that v[0100] cr is about 0.28 mm/minute (i.e., curve 3) and the desired variability is about 20%, then a single crystal silicon ingot may be grown, the entire usable length of which is substantially free of agglomerated defects, if the Ldw is about 100 cm in length. Stated another way, such an ingot can be grown if, by employing upper heaters and reflector for example, the hot zone is design so that each axial position of the constant diameter portion of the ingot travels about 100 cm while cooling from about the temperature of solidification to the critical temperature at which agglomerations would otherwise form.
  • It is to be noted, in regard to FIGS. [0101] 6-8, which correspond to ingot diameters of 200 mm, 150 mm and 300 mm, respectively, that dwell lengths are provided for a number of different vcr values, the curves in each graph corresponding to the vcr values as given below in Table I:
    TABLE I
    Curve vcr (FIG. 6) vcr (FIG. 7) vcr (FIG. 8)
    1 0.15 mm/min 0.25 mm/min 0.10 mm/min
    2 0.25 mm/min 0.35 mm/min 0.15 mm/min
    3 0.28 mm/min 0.45 mm/min 0.20 mm/min
    4 0.35 mm/min 0.55 mm/min 0.25 mm/min
    5 0.45 mm/min
    6 0.55 mm/min
  • Referring again to FIG. 5, it can be observed that if the dwell length is sufficiently great, the actual growth velocity may be any value less than about the critical value, in order grow a single crystal silicon ingot of interstitial dominated material which is substantially free of agglomerated defects. More specifically, it may be observed from curve 7 that as L[0102] dw approaches about 970 mm, which in this example is the critical length (Lcr), the “window” for variations in the v, and thus v/G0, is essential completely open; that is, if Ldw is about 970 mm, then all values less than about vcr, and thus all values of v/G0 less than the critical value of v/G0 plus some delta to allow for the annihilation of vacancies by recombination (given that G0 is assumed to be essentially constant here), will enable the growth of interstitial-dominated single crystal silicon which is substantially defect-free.
  • The dependence of the critical value of L[0103] dw on vcr may be further illustrated by Equation (8) (wherein all units are mm and minutes):
  • L cr=0.35v cr R 2  (8)
  • wherein [0104]
  • L[0105] cr is the critical value for Ldw; that is, the length which is sufficient to allow v to be any value less that vcr and still prevent the formation of agglomerated defects;
  • v[0106] cr is the critical value for the growth velocity (mm/minute), as described above; and,
  • R is the radius of the ingot being grown. [0107]
  • The relationship between the critical length for L[0108] dw and the critical growth velocity vcr is further illustrated by FIG. 9 for ingot diameters of 150 mm, 200 mm and 300 mm ( curves 1, 2 and 3, respectively). More specifically, the graph presented in FIG. 9 shows the relationship between vcr when the “window” of acceptable variations is completely open (i.e., any variation for interstitial dominated growth is acceptable) and the corresponding Ldw needed in order to obtain an ingot which is substantially defect-free over essentially the entire usable length.
  • It is to be noted that while the above expression is for purposed of describing the relationship between the critical value for L[0109] dw, the growth velocity, and the radius when the width of the axially symmetric region is about equal to the width of the ingot, a similar expression may be given when the width is less than equal to the radius of the ingot. More specifically, if the width of the axially symmetric region is less than equal to the radius of the ingot, then R (denoting the radius of the ingot) in Equation (8) is replaced with (R−RV), wherein RV represents the width of the vacancy dominated core as determined by measuring from the central axis radially outward to the V/I boundary. Accordingly, the radius of the ingot has been replaced by the width of the self-interstitial dominated region, due at least in part to the fact that the diffusion distance has decreased. A similar relationship may be provided when the focus is upon the vacancy dominated region as the region which is substantially defect free, wherein R is replaced with (R−RI), RI representing the width of the interstitial dominated ring.
  • It is to be further noted that while the above described relationships are based on the assumption that G[0110] 0 is constant across the radius of the ingot, generally speaking, the same is true for the situation wherein G0 varies radially. More specifically, radial variations in G0 are acceptable when growth conditions are controlled to ensure self-interstitials predominate (excluding of course a core of vacancy-dominated material which may be annihilated by recombination with interstitials) because, given sufficient time, outdiffusion of self-interstitials acts to compensate for any variation in the initial concentration of intrinsic point defects. While significantly long periods of time would be required, the same is essentially true when vacancies predominate, as well.
  • While the robust nature, or flexibility, of the present process allows for radial variations in G[0111] 0, it should also be noted that the present process allows for axial variations in G0, as well. More specifically, changes in the initial concentration of intrinsic point defects (i.e., the concentration after the ingot has cooled to about 1300° C., or even about 1325° C.) generally near the central axis (where diffusion distance is typically the greatest) may occur from one axial position to the next as a result of changes in G0, as well as v. Accordingly, the effects of outdiffusion can be utilized to offset these changes in defect concentration regardless of the cause.
  • Referring now to FIGS. 10 and 11, the relationship between the normalized value S of the threshold interstitial concentration (i.e., the ratio of the concentration C at the temperature T[0112] cr at which agglomerations might otherwise form over the concentration Cim at the time of solidification) and the ratio of the critical value of G0 over the actual value of G0 is plotted. It is to be noted that experience to-date suggests this normalized value of the threshold concentration is less than about 0.01, possibly about 0.005; that is, the formation of agglomerated self-interstitial intrinsic point defects can be avoided provided the normalized concentration remains below this value.
  • Referring now to FIG. 10 and corresponding Table II, below, the relationship between changes in (G[0113] 0)cr/G0 and the normalized interstitial concentration may be observed for a single crystal silicon ingot having a nominal diameter of about 150 mm, for a number of different dwell lengths. From this plot, it can be seen that as the dwell length continues to increase (moving right to left from curve 1 to curve 7), more and more of the curve is below the estimated threshold concentration of about 0.005, thus allowing for greater variability in G0. Specifically, as can be seen from Table II, for a constant pull rate (about 0.28 mm/min. here) a “window” of about 30% variability is afforded G0 by a dwell length which is within about a typical crystal length (i.e., less than about 100 cm).
    TABLE II
    Curve Ldw delta (G0)cr/G 0
    1 30 cm  5%
    2 40 cm  7%
    3 50 cm 10%
    4 60 cm 13%
    5 70 cm 18%
    6 80 cm 24%
    7 90 cm 31%
  • A similar observation can be made from FIG. 11 and corresponding Table III, below, for a single crystal silicon ingot having a nominal diameter of about 200 mm. Once again, it can be seen from the plot that as the dwell length increases, more of the curve is below the estimated threshold concentration of about 0.005, thus allowing for greater variability in G[0114] 0. However, as Table III indicates, the impact of the same increase in dwell length is lessened here, due to the increase in diffusion distance necessary to effectively suppress the interstitial concentration and thus prevent the formation of agglomerated defects.
    TABLE III
    Curve Ldw delta (G0)cr/G 0
    1 30 cm 4%
    2 40 cm 5%
    3 50 cm 6%
    4 60 cm 8%
    5 70 cm 10% 
    6 80 cm 12% 
    7 90 cm 15% 
  • It is to be noted that the calculated width of the “window” of values for G[0115] 0 which enable the formation of agglomerated defects to be prevented is at least in part dependent upon the estimated value for S, as well as the assumed interstitial diffusivity value DI (which in the present examples is estimated to be about 2×10−4 cm2/sec.). However, the qualitative results presented here are believed to be the same within a reasonable range of values for S and DI.
  • It is to be further noted that, as can be observed from FIGS. 10 and 11, unlike the case discussed above wherein G[0116] 0 remained constant while v was allowed to vary (see, e.g., FIGS. 4 and 5), the curves presented here do not reach a maximum. Stated another way, when v is allowed to vary, as the dwell length continues to increase, eventually a point is reached where the entire curve falls below the critical concentration. In contrast, when G0 is allowed to vary, no such point is reached; that is, the G0 “window” of acceptable values does not become complete open as it does when v is allowed to vary.
  • Additionally, as can be observed from FIGS. 10 and 11, the curves continue on an upward slope as G[0117] 0 increases. In contrast, when v is allowed to vary, the curves initially have an upward slope but then, after reaching a plateau, the curves change to a downward slope. The shape of the v variation curves is due to the offsetting effect of a decrease in v. More specifically, while a decrease in v cause the concentration if interstitials to increase, the time for diffusion also increases. At some point, the effects of diffusion outweigh the increase in concentration. No such offsetting effect is present when G0 is the source of variation, as FIGS. 10 and 11 indicate.
  • Definitions [0118]
  • As used herein, the following phrases or terms shall have the given meanings: “agglomerated intrinsic point defects” mean defects caused (i) by the reaction in which vacancies agglomerate to produce D-defects, flow pattern defects, gate oxide integrity defects, crystal originated particle defects, crystal originated light point defects, and other such vacancy related defects, or (ii) by the reaction in which self-interstitials agglomerate to produce dislocation loops and networks, and other such self-interstitial related defects; “agglomerated interstitial defects” shall mean agglomerated intrinsic point defects caused by the reaction in which silicon self-interstitial atoms agglomerate; “agglomerated vacancy defects” shall mean agglomerated vacancy point defects caused by the reaction in which crystal lattice vacancies agglomerate; “radius” means the distance measured from a central axis to a circumferential edge of a wafer or ingot; “substantially free of agglomerated intrinsic point defects” shall mean a concentration of agglomerated defects which is less than the detection limit of these defects, which is currently about 10[0119] 3 defects/cm3; “V/I boundary” means the position along the radius of an ingot or wafer at which the material changes from vacancy dominated to self-interstitial dominated; “vacancy dominated” and “self-interstitial dominated” mean material in which the intrinsic point defects are predominantly vacancies or self-interstitials, respectively; and, “(v/G0)cr” is intended to refer to the critical value of v/G0, taking into account the effects of vacancy or self-interstitial annihilation as a result of recombination as the ingot cools.
  • EXAMPLE
  • As the following Example illustrates, the present invention affords a process for preparing a single crystal silicon ingot wherein v/G[0120] 0 may vary, either radially or axially, as a result of changes in v, G0, or both. By utilizing the effects of controlled cooling and the outdiffusion of intrinsic point defects, the present process thus affords greater flexibility in the preparation of single crystal silicon substantially free of agglomerated intrinsic point defects, such that maintaining the value of v/G0 within a narrow, “target” range of values is no longer necessary. It should be noted, however, that the Example sets forth only approach and one set of conditions that may be used to achieve the desired result. Accordingly, it should not be interpreted in a limiting sense.
  • EXAMPLE
  • Two 200 mm crystal ingots were grown in a crystal puller capable of producing a substantially defect-free axially symmetric region of interstitial dominated material having a width and length essentially equal to the radius and length, respectively, of the constant diameter portion of the ingots. Such an axially symmetric region may be achieved in the given crystal puller when the ingots are grown at the rate depicted by the dashed line in FIG. 3A (hereinafter, the “defect-free” growth rate curve). [0121]
  • The two crystals were grown at the same target growth rate, depicted in FIG. 3A as a continuous line, with the growth rate being reported as a normalized growth rate (i.e., the actual growth rate relative to the critical growth rate, typically expressed as a ratio of v/v[0122] cr). As depicted, these ingots were initially grown for a period of time at a rate which was in excess of the “defect-free” growth rate curve, then for a period of time at a rate which was less than the “defect-free” growth rate curve, and then again for a period of time at a rate in excess of the “defect-free” growth rate curve.
  • The first ingot (87GEX) was allowed to cool naturally in the crystal growth chamber upon completion of the growth of the ingot. The second ingot (87GEW), however, was not allowed to cool naturally in the crystal growth chamber; instead, upon completion of the growth of the ingot, the heaters in the hot zone of the crystal puller remained on and the ingot was held for 30 hours in the pull chamber. [0123]
  • It is to be noted that, with regard to the second ingot (87GEW), a non-uniform temperature profile was employed, the profile being established such that regions of the ingot more than about 400 mm from the seed end were held at a temperature in excess of about 1,050° C. while regions less than about 400 mm from the seed end were held at a temperature less than about 1,050° C. during this period. [0124]
  • The ingots were sliced longitudinally along the central axis running parallel to the direction of growth, and then further divided into sections, each about 2 mm in thickness. Using a copper decoration technique (as described in PCT/US98/07356 and PCT/US98/07304), followed by a standard defect delineating etch, the samples were visually inspected for the presence of precipitated impurities; those regions which were free of such precipitated impurities corresponded to regions which were free of agglomerated interstitial defects. Photographs were then taken of the sections of each crystal and assembled to show the results for each crystal from seed to tail end. The set of photographs for the first, naturally-cooled ingot (87GEX) are depicted in FIG. 3B and the set of photographs for the second, held ingot (87GEW) are depicted in FIG. 3C. [0125]
  • Referring now to FIGS. 3A, 3B, and [0126] 3C, it can be seen that the naturally-cooled ingot (87GEX) contains agglomerated vacancy defects from 0 to about 393 mm, no agglomerated intrinsic point defects from about 393 mm to about 435 mm, agglomerated intrinsic point defects from about 435 mm to about 513 mm, no agglomerated intrinsic point defects from about 513 mm to about 557 mm, and agglomerated vacancy defects from 557 mm to the end of the crystal. These correspond to the regions above, within and below the defect-free growth conditions for this hot zone. The held ingot (87GEW) contains agglomerated vacancy defects from 0 to about 395 mm, no agglomerated intrinsic point defects from about 395 mm to about 584 mm, and agglomerated vacancy defects from about 584 mm to the end of the crystal. The most significant difference between the two ingots, therefore, occurs in the region from about 435 mm to about 513 mm in which the naturally-cooled ingot (87GEX) contains agglomerated intrinsic point defects whereas the held ingot (87GEW) does not. During the holding period, the concentration of self-interstitial silicon atoms in the held ingot (87GEW) is suppressed by additional diffusion of the self-interstitial atoms to the surface of the ingot and vacancy dominated regions and thus, critical supersaturation and the agglomeration reaction for interstitial atoms is avoided subsequent to crystal solidification. In the naturally cooled ingot, however, insufficient time is allowed for additional diffusion to the surface and vacancy dominated regions and, as a result, the system becomes critically supersaturated in silicon self-interstitial atoms and an agglomeration reaction occurs.
  • It is to be noted that these ingots therefore illustrate that, given sufficient amounts of time and sufficiently high temperatures, virtually any amount of silicon self-interstitial atoms can be outdiffused to the surface. [0127]
  • It is to be further noted that the “defect-free” growth rate curve depicted in FIG. 3A falls within a range of crystal growth rates which provide fully agglomerated intrinsic defect-free material under natural cooling conditions for this crystal puller configuration. Referring now to Table IV, below, it can be seen that even under natural cooling conditions for this hot zone configuration, there is a range of crystal growth rates between the growth rate (P[0128] v) at which agglomerated vacancy defects form and the growth rate (PI) at which agglomerated intrinsic point defects form; this range is at least ±5% of the average of Pv and PI. When the residence time of the grown crystal at temperatures in excess of about 1,050° C. is increased, this range is increased further with the range being, for example, at least ±7.5%, at least ±10%, or even at least ±15% of the average of Pv and PI (for example, for crystal 87GEW the residence was sufficiently great that, PI, was not achieved and thus, PI for this crystal was less than the lowest pull rate achieved).
    TABLE IV
    %
    Transi- position Normalized variation 100 Window
    tion mm Pull rate, V V_ave (DV) (DV/Vave)
    87GEX
    V-P 393 0.251
    P-I 435 0.213 0.232017 0.03865546 16.66
    I-P 513 0.209
    P-V 557 0.249 0.22937 0.0402521 17.55
    87GEW
    V-P 395 0.246
    P* 465 0.196 0.221008 0.05042017 22.81
    P* 465 0.196
    P-V 584 0.271 0.233193 0.07478992 32.07
  • For a given crystal puller and hot zone configuration, it may be assumed that the axial temperature gradient, G[0129] 0, is approximately constant over relatively short distances, such as the transition ranges which occur here. As a consequence, a change in the crystal growth rate leads to a proportional change in v/G0, and thus, the initial concentration of vacancies and silicon self-interstitial atoms. In general, however, the value of v/G0 at the center ingot is the most critical value since it is the farthest distance from the surface. Therefore, the results of this example demonstrate that the increase in pull rate variations achieved through increased dwell times at temperatures greater than about 1000° C. implies those corresponding variations in v/G0 may occur at any point along the radius of the crystal. In other words, radial variation of v/G0 is irrelevant and thus, for example, may exceed (at any radial position) 10%, 15% or more of the value of v/G0 at the center of the ingot.
  • As can be seen from the above data, by means of controlling the cooling rate, the concentration of intrinsic point defects may be suppressed by allowing more time for these defects to diffuse to regions where they may be annihilated. As a result, the formation of agglomerated intrinsic point defects is prevented within a significant portion of the constant diameter portion of the single crystal silicon ingot. [0130]
  • In view of the above, it will be seen that the several objects of the invention are achieved. [0131]
  • As various changes could be made in the above compositions and processes without departing from the scope of the invention, it is intended that all matters contained in the above description are interpreted as illustrative and not in a limiting sense. [0132]

Claims (33)

What is claimed is:
1. A process for growing a single crystal silicon ingot having a central axis, a seed-cone, an end-cone, a constant diameter portion between the seed-cone and the end-cone, and an ingot segment which comprises a fraction of the constant diameter portion and which is substantially free of agglomerated intrinsic point defects, the process comprising:
Allowing the ratio v/G0 to vary as a function of the length of the ingot segment as the ingot is grown, with v/G0 being allowed to vary between a minimum value, (v/G0)min, and a maximum value, (v/G0)max, where v is the growth velocity and G0 is the average axial temperature gradient between the temperature of solidification and about 1300° C. at the central axis, with (v/G0)min being no more than about 95% of (v/G0)max; and,
cooling the ingot segment from the temperature of solidification to a temperature between about 1050° C. and about 900° C. over a dwell time, tdw, which is sufficient to prevent the formation of agglomerated intrinsic point defects within the segment.
2. The process of
claim 1
wherein the ingot segment has a length which is at least about 40% of the length of the constant diameter portion.
3. The process of
claim 1
wherein the ingot segment has a length which is at least about 80% of the length of the constant diameter portion.
4. The process of
claim 1
wherein the ingot segment has a length which is at least about 90% of the length of the constant diameter portion.
5. The process of
claim 1
wherein the ingot has a nominal diameter of about 150 mm and tdw is at least about 10 hours.
6. The process of
claim 1
wherein the ingot has a nominal diameter of about 200 mm and tdw is at least about 20 hours.
7. The process of
claim 1
wherein the ingot has a nominal diameter of greater than 200 mm and tdw is at least about 40 hours.
8. The process of
claim 1
wherein (v/G0)min is no more than about 90% of (v/G0)max.
9. The process of
claim 8
wherein the ingot segment has a length which is at least about 40% of the length of the constant diameter portion.
10. The process of
claim 8
wherein the ingot segment has a length which is at least about 80% of the length of the constant diameter portion.
11. The process of
claim 8
wherein the ingot segment has a length which is at least about 90% of the length of the constant diameter portion.
12. The process of
claim 8
wherein the ingot has a nominal diameter of about 150 mm and tdw is at least about 10 hours.
13. The process of
claim 8
wherein the ingot has a nominal diameter of about 200 mm and tdw is at least about 20 hours.
14. The process of
claim 8
wherein the ingot has a nominal diameter of greater than 200 mm and tdw is at least about 40 hours.
15. The process of
claim 1
wherein (v/G0)min is no more than about 80% of (v/G0)max.
16. The process of
claim 15
wherein the ingot segment has a length which is at least about 40% of the length of the constant diameter portion.
17. The process of
claim 15
wherein the ingot segment has a length which is at least about 80% of the length of the constant diameter portion.
18. The process of
claim 15
wherein the ingot segment has a length which is at least about 90% of the length of the constant diameter portion.
19. The process of
claim 15
wherein the ingot has a nominal diameter of about 150 mm and tdw is at least about 10 hours.
20. The process of
claim 15
wherein the ingot has a nominal diameter of about 200 mm and tdw is at least about 20 hours.
21. The process of
claim 15
wherein the ingot has a nominal diameter of greater than 200 mm and tdw is at least about 40 hours.
22. A process for growing a single crystal silicon ingot having a central axis, a seed-cone, an end-cone, a constant diameter portion between the seed-cone and the end-cone having a circumferential edge and a radius extending from the central axis to the circumferential edge, the ingot being characterized in that, after the ingot is grown from a silicon melt and cooled from the solidification temperature in accordance with the Czochralski method, the constant diameter portion contains an axially symmetric region which is substantially free of agglomerated intrinsic point defects, the process comprising:
controlling a growth velocity, v, and an average axial temperature gradient, G0, during the growth of the constant diameter portion of the ingot over a temperature range from solidification to about 1300° C.; and,
the cooling rate of the axially symmetric region, the axially symmetric region cooling from a first temperature, T1, which is between about 1400° C. and about 1300° C., to a second temperature, T2, which is between about 1050° C. and about 900° C., with the rate of temperature decrease from T1 to T2 being controlled such that at each intermediate temperature, Tint, between T1 and T2, the axially symmetric region has a concentration of silicon self-interstitial intrinsic point defects which is less than a critical concentration at which agglomerated intrinsic point defects form,
wherein the axially symmetric region has a width, as measured radially from the circumferential edge toward the central axis, which is at least about 30% of the width of the constant diameter portion of the ingot and has a length which is at least about 20% of the length of the constant diameter portion of the ingot.
23. The process of
claim 22
wherein the axially symmetric region has a width which is at least about 60% of the width of the constant diameter portion.
24. The process of
claim 22
wherein the axially symmetric region has a width which is at least about 95% of the width of the constant diameter portion.
25. The process of
claim 22
wherein the axially symmetric region has a width which is about equal to the width of the constant diameter portion.
26. The process of
claim 22
wherein the axially symmetric region has a length which is at least about 40% of the length of the constant diameter portion.
27. The process of
claim 26
wherein the axially symmetric region has a width which is at least about 60% of the width of the constant diameter portion.
28. The process of
claim 26
wherein the axially symmetric region has a width which is at least about 95% of the width of the constant diameter portion.
29. The process of
claim 26
wherein the axially symmetric region has a width which is about equal to the width of the constant diameter portion.
30. The process of
claim 22
wherein the axially symmetric region has a length which is at least about 80% of the length of the constant diameter portion.
31. The process of
claim 22
wherein the average rate of temperature decrease is between about 0.1° C./minute and about 3° C./minute.
32. The process of
claim 22
wherein the average rate of temperature decrease is between about 0.1° C./minute and about 1° C./minute.
33. The process of
claim 22
wherein the average rate of temperature decrease is between about 0.1° C./minute and about 0.5° C./minute.
US09/344,036 1998-10-14 1999-06-25 Process for preparing defect free silicon crystals which allows for variability in process conditions Expired - Lifetime US6312516B2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
US09/344,036 US6312516B2 (en) 1998-10-14 1999-06-25 Process for preparing defect free silicon crystals which allows for variability in process conditions
US09/853,232 US6500255B2 (en) 1998-10-14 2001-05-11 Process for growing silicon crystals which allows for variability in the process conditions while suppressing the formation of agglomerated intrinsic point defects
US10/260,239 US6652646B2 (en) 1998-10-14 2002-09-30 Process for growing a silicon crystal segment substantially free from agglomerated intrinsic point defects which allows for variability in the process conditions

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
US10408798P 1998-10-14 1998-10-14
US10430398P 1998-10-14 1998-10-14
US11762399P 1999-01-28 1999-01-28
US09/344,036 US6312516B2 (en) 1998-10-14 1999-06-25 Process for preparing defect free silicon crystals which allows for variability in process conditions

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US09/853,232 Continuation US6500255B2 (en) 1998-10-14 2001-05-11 Process for growing silicon crystals which allows for variability in the process conditions while suppressing the formation of agglomerated intrinsic point defects

Publications (2)

Publication Number Publication Date
US20010003268A1 true US20010003268A1 (en) 2001-06-14
US6312516B2 US6312516B2 (en) 2001-11-06

Family

ID=27493364

Family Applications (3)

Application Number Title Priority Date Filing Date
US09/344,036 Expired - Lifetime US6312516B2 (en) 1998-10-14 1999-06-25 Process for preparing defect free silicon crystals which allows for variability in process conditions
US09/853,232 Expired - Lifetime US6500255B2 (en) 1998-10-14 2001-05-11 Process for growing silicon crystals which allows for variability in the process conditions while suppressing the formation of agglomerated intrinsic point defects
US10/260,239 Expired - Lifetime US6652646B2 (en) 1998-10-14 2002-09-30 Process for growing a silicon crystal segment substantially free from agglomerated intrinsic point defects which allows for variability in the process conditions

Family Applications After (2)

Application Number Title Priority Date Filing Date
US09/853,232 Expired - Lifetime US6500255B2 (en) 1998-10-14 2001-05-11 Process for growing silicon crystals which allows for variability in the process conditions while suppressing the formation of agglomerated intrinsic point defects
US10/260,239 Expired - Lifetime US6652646B2 (en) 1998-10-14 2002-09-30 Process for growing a silicon crystal segment substantially free from agglomerated intrinsic point defects which allows for variability in the process conditions

Country Status (1)

Country Link
US (3) US6312516B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6514335B1 (en) * 1997-08-26 2003-02-04 Sumitomo Metal Industries, Ltd. High-quality silicon single crystal and method of producing the same

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6312516B2 (en) * 1998-10-14 2001-11-06 Memc Electronic Materials, Inc. Process for preparing defect free silicon crystals which allows for variability in process conditions
US7105050B2 (en) * 2000-11-03 2006-09-12 Memc Electronic Materials, Inc. Method for the production of low defect density silicon
US6858307B2 (en) * 2000-11-03 2005-02-22 Memc Electronic Materials, Inc. Method for the production of low defect density silicon
EP2295619B1 (en) 2001-01-26 2014-04-23 MEMC Electronic Materials, Inc. Process for producing Low Defect Density Silicon Having a Vacancy-Dominated Core Substantially Free of Oxidation Induced Stacking Faults
TW550681B (en) * 2001-06-22 2003-09-01 Memc Electronic Materials Process for producing silicon on insulator structure having intrinsic gettering by ion implantation
WO2004044276A1 (en) * 2002-11-12 2004-05-27 Memc Electronic Materials, Inc. A crystal puller and method for growing a monocrystalline ingot
EP1560951B1 (en) * 2002-11-12 2010-10-27 MEMC Electronic Materials, Inc. Process for preparing single crystal silicon using crucible rotation to control temperature gradient
JP4151474B2 (en) * 2003-05-13 2008-09-17 信越半導体株式会社 Method for producing single crystal and single crystal
US7074271B2 (en) * 2004-02-23 2006-07-11 Sumitomo Mitsubishi Silicon Corporation Method of identifying defect distribution in silicon single crystal ingot
KR20210150510A (en) 2019-04-11 2021-12-10 글로벌웨이퍼스 씨오., 엘티디. Process for preparing an ingot with reduced distortion at the end body length
EP3956499B1 (en) 2019-04-18 2023-11-29 GlobalWafers Co., Ltd. Methods for growing a single crystal silicon ingot using continuous czochralski method
CN115341264A (en) 2019-09-13 2022-11-15 环球晶圆股份有限公司 Method for growing nitrogen-doped single crystal silicon ingot using Czochralski method and single crystal silicon ingot grown by the method
CN113549997B (en) * 2021-06-25 2023-01-24 徐州鑫晶半导体科技有限公司 Method and apparatus for growing single crystal, and single crystal

Family Cites Families (48)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS583375B2 (en) 1979-01-19 1983-01-21 超エル・エス・アイ技術研究組合 Manufacturing method of silicon single crystal wafer
JPS59190300A (en) 1983-04-08 1984-10-29 Hitachi Ltd Method and apparatus for production of semiconductor
JPS62105998A (en) 1985-10-31 1987-05-16 Sony Corp Production of silicon substrate
US4981549A (en) 1988-02-23 1991-01-01 Mitsubishi Kinzoku Kabushiki Kaisha Method and apparatus for growing silicon crystals
US5264189A (en) 1988-02-23 1993-11-23 Mitsubishi Materials Corporation Apparatus for growing silicon crystals
JPH02180789A (en) 1989-01-05 1990-07-13 Kawasaki Steel Corp Production of si single crystal
JPH0633236B2 (en) 1989-09-04 1994-05-02 新日本製鐵株式会社 Method and apparatus for heat treating silicon single crystal and manufacturing apparatus
JPH04108682A (en) 1990-08-30 1992-04-09 Fuji Electric Co Ltd Device for producing compound semiconductor single crystal and production
JP2613498B2 (en) 1991-03-15 1997-05-28 信越半導体株式会社 Heat treatment method for Si single crystal wafer
JP3016897B2 (en) 1991-03-20 2000-03-06 信越半導体株式会社 Method and apparatus for producing silicon single crystal
JP2758093B2 (en) 1991-10-07 1998-05-25 信越半導体株式会社 Manufacturing method of semiconductor wafer
JPH0684925A (en) 1992-07-17 1994-03-25 Toshiba Corp Semiconductor substrate and its treatment
KR950703079A (en) 1993-01-06 1995-08-23 다나까 미노루 METHOD OF PREDICTING CRYSTAL QUALITY OF SEMICONDUCTOR SINGLE CRYSTAL AND APPARATUS THEREOF
JPH07158458A (en) 1993-12-10 1995-06-20 Mitsubishi Motors Corp Intake control device for multiple cylinder internal combustion engine
IT1280041B1 (en) 1993-12-16 1997-12-29 Wacker Chemitronic PROCEDURE FOR DRAWING A SILICON MONOCRYSTAL
DE4414947C2 (en) 1993-12-16 1998-12-17 Wacker Siltronic Halbleitermat Method of pulling a single crystal from silicon
US5474020A (en) 1994-05-06 1995-12-12 Texas Instruments Incorporated Oxygen precipitation control in czochralski-grown silicon cyrstals
JP3285111B2 (en) 1994-12-05 2002-05-27 信越半導体株式会社 Method for producing silicon single crystal with few crystal defects
JP2826589B2 (en) 1995-03-30 1998-11-18 住友シチックス株式会社 Single crystal silicon growing method
JP3085146B2 (en) 1995-05-31 2000-09-04 住友金属工業株式会社 Silicon single crystal wafer and method of manufacturing the same
JPH08337490A (en) 1995-06-09 1996-12-24 Shin Etsu Handotai Co Ltd Silicon single crystal almost free from crystal defect and its production
JP3006669B2 (en) 1995-06-20 2000-02-07 信越半導体株式会社 Method and apparatus for producing silicon single crystal having uniform crystal defects
JP4020987B2 (en) 1996-01-19 2007-12-12 信越半導体株式会社 Silicon single crystal having no crystal defects around the wafer and its manufacturing method
DE19613282A1 (en) 1996-04-03 1997-10-09 Leybold Ag Device for pulling single crystals
DE19637182A1 (en) 1996-09-12 1998-03-19 Wacker Siltronic Halbleitermat Process for the production of silicon wafers with low defect density
JPH10152395A (en) 1996-11-21 1998-06-09 Komatsu Electron Metals Co Ltd Production of silicon single crystal
SG64470A1 (en) 1997-02-13 1999-04-27 Samsung Electronics Co Ltd Methods of manufacturing monocrystalline silicon ingots and wafers by controlling pull rate profiles in a hot zone furnace and ingots and wafers manufactured thereby
US6045610A (en) 1997-02-13 2000-04-04 Samsung Electronics Co., Ltd. Methods of manufacturing monocrystalline silicon ingots and wafers by controlling pull rate profiles in a hot zone furnance
DE19711922A1 (en) 1997-03-21 1998-09-24 Wacker Siltronic Halbleitermat Device and method for pulling a single crystal
JP3544676B2 (en) * 1997-04-09 2004-07-21 エムイーエムシー・エレクトロニック・マテリアルズ・インコーポレイテッド Method for manufacturing single crystal silicon ingot
EP0973962B1 (en) 1997-04-09 2002-07-03 MEMC Electronic Materials, Inc. Low defect density, ideal oxygen precipitating silicon
JPH1179889A (en) 1997-07-09 1999-03-23 Shin Etsu Handotai Co Ltd Production of and production unit for silicon single crystal with few crystal defect, and silicon single crystal and silicon wafer produced thereby
US5942032A (en) 1997-08-01 1999-08-24 Memc Electronic Materials, Inc. Heat shield assembly and method of growing vacancy rich single crystal silicon
US5922127A (en) 1997-09-30 1999-07-13 Memc Electronic Materials, Inc. Heat shield for crystal puller
JP3919308B2 (en) 1997-10-17 2007-05-23 信越半導体株式会社 Method for producing silicon single crystal with few crystal defects and silicon single crystal and silicon wafer produced by this method
JP3596257B2 (en) 1997-11-19 2004-12-02 三菱住友シリコン株式会社 Manufacturing method of silicon single crystal wafer
JP3093700B2 (en) 1997-12-01 2000-10-03 キヤノン株式会社 Electronic camera
JP3634133B2 (en) 1997-12-17 2005-03-30 信越半導体株式会社 Method for producing silicon single crystal with few crystal defects and silicon single crystal wafer
JP4147599B2 (en) 1997-12-26 2008-09-10 株式会社Sumco Silicon single crystal and manufacturing method thereof
JP3627498B2 (en) 1998-01-19 2005-03-09 信越半導体株式会社 Method for producing silicon single crystal
JP3955375B2 (en) 1998-01-19 2007-08-08 信越半導体株式会社 Silicon single crystal manufacturing method and silicon single crystal wafer
DE19823962A1 (en) 1998-05-28 1999-12-02 Wacker Siltronic Halbleitermat Method of manufacturing a single crystal
JPH11349393A (en) 1998-06-03 1999-12-21 Shin Etsu Handotai Co Ltd Silicon single crystal wafer and production of silicon single crystal wafer
US6077343A (en) 1998-06-04 2000-06-20 Shin-Etsu Handotai Co., Ltd. Silicon single crystal wafer having few defects wherein nitrogen is doped and a method for producing it
US6093913A (en) 1998-06-05 2000-07-25 Memc Electronic Materials, Inc Electrical heater for crystal growth apparatus with upper sections producing increased heating power compared to lower sections
WO2000013211A2 (en) 1998-09-02 2000-03-09 Memc Electronic Materials, Inc. Silicon on insulator structure from low defect density single crystal silicon
WO2000022197A1 (en) * 1998-10-14 2000-04-20 Memc Electronic Materials, Inc. Epitaxial silicon wafers substantially free of grown-in defects
US6312516B2 (en) * 1998-10-14 2001-11-06 Memc Electronic Materials, Inc. Process for preparing defect free silicon crystals which allows for variability in process conditions

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6514335B1 (en) * 1997-08-26 2003-02-04 Sumitomo Metal Industries, Ltd. High-quality silicon single crystal and method of producing the same

Also Published As

Publication number Publication date
US20030116081A1 (en) 2003-06-26
US20010027743A1 (en) 2001-10-11
US6312516B2 (en) 2001-11-06
US6652646B2 (en) 2003-11-25
US6500255B2 (en) 2002-12-31

Similar Documents

Publication Publication Date Title
US6287380B1 (en) Low defect density silicon
US6913647B2 (en) Process for cooling a silicon ingot having a vacancy dominated region to produce defect free silicon
US20050238905A1 (en) Vacancy-dominated, defect-free silicon
US6312516B2 (en) Process for preparing defect free silicon crystals which allows for variability in process conditions
JP4284310B2 (en) Method for producing defect-free silicon crystals
US6858307B2 (en) Method for the production of low defect density silicon

Legal Events

Date Code Title Description
AS Assignment

Owner name: MEMC ELECTRONIC MATERIALS, INC., MISSOURI

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:FALSTER, ROBERT J.;VORONKOV, VLADIMER;REEL/FRAME:010481/0004

Effective date: 19991129

AS Assignment

Owner name: MEMC ELECTRONIC MATERIALS, INC., MISSOURI

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MUTTI, PAOLO;REEL/FRAME:010883/0143

Effective date: 20000506

Owner name: MEMC ELECTRONIC MATERIALS, INC., MISSOURI

Free format text: CONFIRMATORY ASSIGNMENT;ASSIGNORS:FALSTER, ROBERT J.;VORONKOV, VLADIMER;REEL/FRAME:010883/0216;SIGNING DATES FROM 20000508 TO 20000510

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: MEMC ELECTRONIC MATERIALS, INC., MISSOURI

Free format text: TERMINATION OF SECURITY INTEREST;ASSIGNOR:E.ON AG;REEL/FRAME:012263/0944

Effective date: 20011113

Owner name: CITICORP USA, INC., DELAWARE

Free format text: SECURITY INTEREST;ASSIGNORS:MEMC PASADENA, INC.;PLASMASIL, L.L.C.;SIBOND, L.L.C.;AND OTHERS;REEL/FRAME:012273/0145

Effective date: 20011113

Owner name: CITICORP USA, INC., DELAWARE

Free format text: SECURITY AGREEMENT;ASSIGNORS:MEMC PASADENA, INC.;PLASMASIL, L.L.C.;SIBOND, L.L.C.;AND OTHERS;REEL/FRAME:012280/0161

Effective date: 20011113

AS Assignment

Owner name: E. ON AG, GERMANY

Free format text: SECURITY INTEREST;ASSIGNOR:MEMC ELECTRONIC MATERIALS, INC.;REEL/FRAME:012407/0806

Effective date: 20011025

AS Assignment

Owner name: CITICORP USA, INC., DELAWARE

Free format text: SECURITY AGREEMENT;ASSIGNORS:MEMC PASADENA, INC.;PLASMASIL, L.L.C.;SIBOND, L.L.C.;AND OTHERS;REEL/FRAME:012365/0345

Effective date: 20011221

AS Assignment

Owner name: CITICORP USA, INC., DELAWARE

Free format text: SECURITY AGREEMENT;ASSIGNORS:MEMC ELECTRONIC MATERIALS, INC.;MEMC PASADENA, INC.;PLASMASIL, L.L.C.;AND OTHERS;REEL/FRAME:013964/0378;SIGNING DATES FROM 20020303 TO 20030303

Owner name: CITICORP USA, INC., DELAWARE

Free format text: SECURITY AGREEMENT;ASSIGNORS:MEMC ELECTRONIC MATERIALS, INC.;MEMC PASADENA, INC.;PLASMASIL, L.L.C.;AND OTHERS;SIGNING DATES FROM 20020303 TO 20030303;REEL/FRAME:013964/0378

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

AS Assignment

Owner name: MEMC ELECTRONIC MATERIALS, INC., MISSOURI

Free format text: RELEASE OF SECURITY INTEREST;ASSIGNOR:CITICORP USA, INC.;REEL/FRAME:016641/0045

Effective date: 20050602

FPAY Fee payment

Year of fee payment: 8

AS Assignment

Owner name: BANK OF AMERICA, N.A., MASSACHUSETTS

Free format text: SECURITY AGREEMENT;ASSIGNORS:MEMC ELECTRONIC MATERIALS, INC.;SUNEDISON LLC;SOLAICX;REEL/FRAME:026064/0720

Effective date: 20110317

AS Assignment

Owner name: GOLDMAN SACHS BANK USA, NEW JERSEY

Free format text: SECURITY AGREEMENT;ASSIGNORS:NVT, LLC;SUN EDISON LLC;SOLAICX, INC.;AND OTHERS;REEL/FRAME:029057/0810

Effective date: 20120928

FPAY Fee payment

Year of fee payment: 12

AS Assignment

Owner name: NVT, LLC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:GOLDMAN SACHS BANK USA;REEL/FRAME:031870/0092

Effective date: 20131220

Owner name: SUNEDISON, INC. (F/K/A MEMC ELECTRONIC MATERIALS,

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A.;REEL/FRAME:031870/0031

Effective date: 20131220

Owner name: SUNEDISON, INC. (F/K/A MEMC ELECTRONIC MATERIALS,

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:GOLDMAN SACHS BANK USA;REEL/FRAME:031870/0092

Effective date: 20131220

Owner name: SUN EDISON LLC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:GOLDMAN SACHS BANK USA;REEL/FRAME:031870/0092

Effective date: 20131220

Owner name: SOLAICX, OREGON

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A.;REEL/FRAME:031870/0031

Effective date: 20131220

Owner name: SUN EDISON LLC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A.;REEL/FRAME:031870/0031

Effective date: 20131220

Owner name: ENFLEX CORPORATION, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:BANK OF AMERICA, N.A.;REEL/FRAME:031870/0031

Effective date: 20131220

Owner name: SOLAICX, OREGON

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:GOLDMAN SACHS BANK USA;REEL/FRAME:031870/0092

Effective date: 20131220

AS Assignment

Owner name: DEUTSCHE BANK AG NEW YORK BRANCH, NEW JERSEY

Free format text: SECURITY AGREEMENT;ASSIGNORS:SUNEDISON, INC.;SOLAICX;SUN EDISON, LLC;AND OTHERS;REEL/FRAME:032177/0359

Effective date: 20140115

AS Assignment

Owner name: SOLAICX, OREGON

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH;REEL/FRAME:032382/0724

Effective date: 20140228

Owner name: SUN EDISON LLC, CALIFORNIA

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH;REEL/FRAME:032382/0724

Effective date: 20140228

Owner name: SUNEDISON, INC., MISSOURI

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH;REEL/FRAME:032382/0724

Effective date: 20140228

Owner name: NVT, LLC, MARYLAND

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:DEUTSCHE BANK AG NEW YORK BRANCH;REEL/FRAME:032382/0724

Effective date: 20140228

AS Assignment

Owner name: PLASMASIL, L.L.C., MISSOURI

Free format text: RELEASE OF SECURITY INTEREST TO REEL/FRAME: 012280/0161;ASSIGNOR:CITICORP USA, INC.;REEL/FRAME:032458/0794

Effective date: 20140313

Owner name: MEMC ELECTRONIC MATERIALS, INC. (NOW KNOWN AS SUNE

Free format text: RELEASE OF SECURITY INTEREST TO REEL/FRAME: 012280/0161;ASSIGNOR:CITICORP USA, INC.;REEL/FRAME:032458/0794

Effective date: 20140313

Owner name: MEMC PASADENA, INC., TEXAS

Free format text: RELEASE OF SECURITY INTEREST TO REEL/FRAME: 012280/0161;ASSIGNOR:CITICORP USA, INC.;REEL/FRAME:032458/0794

Effective date: 20140313

Owner name: SIBOND, L.L.C., MISSOURI

Free format text: RELEASE OF SECURITY INTEREST TO REEL/FRAME: 012280/0161;ASSIGNOR:CITICORP USA, INC.;REEL/FRAME:032458/0794

Effective date: 20140313

Owner name: MEMC INTERNATIONAL, INC. (NOW KNOWN AS SUNEDISON I

Free format text: RELEASE OF SECURITY INTEREST TO REEL/FRAME: 012280/0161;ASSIGNOR:CITICORP USA, INC.;REEL/FRAME:032458/0794

Effective date: 20140313

Owner name: MEMC SOUTHWEST INC., MISSOURI

Free format text: RELEASE OF SECURITY INTEREST TO REEL/FRAME: 012280/0161;ASSIGNOR:CITICORP USA, INC.;REEL/FRAME:032458/0794

Effective date: 20140313

AS Assignment

Owner name: SUNEDISON SEMICONDUCTOR LIMITED (UEN201334164H), S

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MEMC ELECTRONIC MATERIALS, INC.;REEL/FRAME:033023/0430

Effective date: 20140523

AS Assignment

Owner name: SUNEDISON SEMICONDUCTOR TECHNOLOGY PTE. LTD., MISS

Free format text: NOTICE OF LICENSE AGREEMENT;ASSIGNOR:SUNEDISON SEMICONDUCTOR LIMITED;REEL/FRAME:033099/0001

Effective date: 20140527

AS Assignment

Owner name: GLOBALWAFERS CO., LTD., TAIWAN

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SUNEDISON SEMICONDUCTOR LIMITED;MEMC JAPAN LIMITED;MEMC ELECTRONIC MATERIALS S.P.A.;REEL/FRAME:046327/0001

Effective date: 20180606