TWI738489B - Memory device - Google Patents

Memory device Download PDF

Info

Publication number
TWI738489B
TWI738489B TW109130021A TW109130021A TWI738489B TW I738489 B TWI738489 B TW I738489B TW 109130021 A TW109130021 A TW 109130021A TW 109130021 A TW109130021 A TW 109130021A TW I738489 B TWI738489 B TW I738489B
Authority
TW
Taiwan
Prior art keywords
conductive
insulating
pillar
layer
memory device
Prior art date
Application number
TW109130021A
Other languages
Chinese (zh)
Other versions
TW202211384A (en
Inventor
葉騰豪
胡志瑋
呂函庭
李冠儒
Original Assignee
旺宏電子股份有限公司
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by 旺宏電子股份有限公司 filed Critical 旺宏電子股份有限公司
Priority to TW109130021A priority Critical patent/TWI738489B/en
Application granted granted Critical
Publication of TWI738489B publication Critical patent/TWI738489B/en
Publication of TW202211384A publication Critical patent/TW202211384A/en

Links

Images

Landscapes

  • Non-Volatile Memory (AREA)
  • Semiconductor Memories (AREA)

Abstract

A memory device is provided. The memory device includes a stacked structure, a tubular element, a conductive pillar and memory cells. The tubular element includes a dummy channel layer and penetrates the stacked structure. The conductive pillar is enclosed by the tubular element and extending beyond a bottom surface of the dummy channel layer. The memory cells are in the stacked structure and electrically connected to the conductive pillar.

Description

記憶裝置Memory device

本發明係有關於記憶裝置,且特別有關於具有被管狀元件圍繞之導電柱的記憶裝置。The present invention relates to memory devices, and more particularly to memory devices having conductive posts surrounded by tubular elements.

自從平面記憶裝置,例如二維(2-dimensional)記憶裝置,達到容量擴展極限且難以滿足市場需求,記憶裝置之發展已轉向三維(3-dimensional; 3D)記憶裝置。然而,三維記憶裝置之發展帶來許多挑戰,例如高成本、難以整合製程、記憶裝置之架構穩定性、記憶裝置之電性表現、複雜的裝置設計等問題。為了解決這些問題,發展新的三維記憶裝置顯得愈來愈重要。Since planar memory devices, such as 2-dimensional memory devices, have reached the limit of capacity expansion and are difficult to meet market demand, the development of memory devices has shifted to 3-dimensional (3D) memory devices. However, the development of three-dimensional memory devices has brought many challenges, such as high cost, difficult integration process, structural stability of memory devices, electrical performance of memory devices, and complicated device design. In order to solve these problems, the development of new three-dimensional memory devices has become more and more important.

因此,有需要提供具有改良的布局(layout)之記憶裝置。Therefore, there is a need to provide a memory device with an improved layout.

本發明係有關於記憶裝置。The present invention relates to a memory device.

根據一實施例,提供記憶裝置。記憶裝置包含堆疊結構、管狀元件、導電柱與多個記憶胞。管狀元件包含虛設通道層,且管狀元件貫穿該堆疊結構。導電柱被管狀元件圍繞,且導電柱延伸超過虛設通道層之底表面。多個記憶胞在堆疊結構中並電性連接至導電柱。According to an embodiment, a memory device is provided. The memory device includes a stacked structure, a tubular element, a conductive pillar, and a plurality of memory cells. The tubular element includes a dummy channel layer, and the tubular element penetrates the stacked structure. The conductive pillar is surrounded by the tubular element, and the conductive pillar extends beyond the bottom surface of the dummy channel layer. A plurality of memory cells are in a stacked structure and are electrically connected to the conductive pillars.

為了對本發明之上述及其他方面有更佳的瞭解,下文特舉實施例,並配合所附圖式詳細說明如下。In order to have a better understanding of the above-mentioned and other aspects of the present invention, the following specific embodiments are described in detail in conjunction with the accompanying drawings.

以下係提出相關實施例,配合圖式以詳細說明本揭露所提出之記憶裝置及其製造方法。然而,本揭露並不以此為限。實施例中之敘述,例如細部結構、製造方法之步驟和材料應用等,僅為舉例說明之用,本揭露欲保護之範圍並非僅限於所述態樣。The following are related embodiments, in conjunction with the drawings, to describe in detail the memory device and its manufacturing method proposed in this disclosure. However, this disclosure is not limited to this. The descriptions in the embodiments, such as the detailed structure, the steps of the manufacturing method, and the material application, are for illustrative purposes only, and the scope of the disclosure to be protected is not limited to the described aspects.

同時,須注意的是,本揭露並非顯示出所有可能的實施例。相關技術領域者當可在不脫離本揭露之精神和範圍之前提下,對實施例之結構和製造方法加以變化與修飾,以符合實際應用所需。因此,未於本揭露提出的其他實施態樣也可能可以應用。再者,圖式係簡化以利清楚說明實施例之內容,圖式上的尺寸比例並非按照實際產品等比例繪製。因此,說明書和圖式僅作敘述實施例之用,而非用以限縮本揭露保護範圍。相同或相似的元件符號用以代表相同或相似的原件。At the same time, it should be noted that this disclosure does not show all possible embodiments. Those in the relevant technical field can change and modify the structure and manufacturing method of the embodiments without departing from the spirit and scope of the present disclosure to meet the needs of practical applications. Therefore, other implementation aspects not mentioned in this disclosure may also be applicable. Furthermore, the drawings are simplified to clearly illustrate the content of the embodiments, and the size ratios in the drawings are not drawn in proportion to the actual product. Therefore, the description and the drawings are only used to describe the embodiments, rather than to limit the protection scope of the disclosure. The same or similar component symbols are used to represent the same or similar originals.

第1圖係繪示根據本發明之一實施例之記憶裝置10的示意立體圖。記憶裝置10可包含三維非揮發性記憶體,例如反或閘快閃記憶體(NOR flash memory)、反及閘快閃記憶體(NAND flash memory)、或其它種類記憶體。記憶裝置10可包含堆疊結構S。堆疊結構S可包含主堆疊結構100、階梯結構101與絕緣堆疊結構102。主堆疊結構100、階梯結構101與絕緣堆疊結構102可設置為相鄰於彼此。主堆疊結構100、階梯結構101與絕緣堆疊結構102可設置為於垂直方向上互不重疊,垂直方向例如是Z方向。主堆疊結構100與階梯結構101可沿著橫向方向設置,橫向方向例如是Y方向,但主堆疊結構100與階梯結構101於縱向方向上可互不重疊,縱向方向例如是X方向。主堆疊結構100與絕緣堆疊結構102可沿著X方向設置,但主堆疊結構100與絕緣堆疊結構102於Y方向上可互不重疊。相似地,階梯結構101與絕緣堆疊結構102可沿著X方向設置,但階梯結構101與絕緣堆疊結構102於Y方向上可互不重疊。FIG. 1 is a schematic perspective view of a memory device 10 according to an embodiment of the present invention. The memory device 10 may include a three-dimensional non-volatile memory, such as NOR flash memory, NAND flash memory, or other types of memory. The memory device 10 may include a stack structure S. The stacked structure S may include a main stacked structure 100, a stepped structure 101 and an insulating stacked structure 102. The main stack structure 100, the stepped structure 101, and the insulating stack structure 102 may be arranged adjacent to each other. The main stacked structure 100, the stepped structure 101, and the insulating stacked structure 102 can be arranged so as not to overlap each other in the vertical direction, and the vertical direction is, for example, the Z direction. The main stack structure 100 and the stepped structure 101 may be arranged along the transverse direction, such as the Y direction, but the main stack structure 100 and the stepped structure 101 may not overlap each other in the longitudinal direction, and the longitudinal direction is, for example, the X direction. The main stack structure 100 and the insulation stack structure 102 may be arranged along the X direction, but the main stack structure 100 and the insulation stack structure 102 may not overlap each other in the Y direction. Similarly, the stepped structure 101 and the insulating stacked structure 102 may be arranged along the X direction, but the stepped structure 101 and the insulating stacked structure 102 may not overlap each other in the Y direction.

在一實施例中,如第1圖所示,記憶裝置10可具有四個階梯結構101/101A/101B/101C,階梯結構101與階梯結構101A設置為相鄰於彼此,且絕緣條103使階梯結構101隔離於階梯結構101A。階梯結構101B與階梯結構101C設置為相鄰於彼此,且絕緣條103使階梯結構101B隔離於階梯結構101C。階梯結構101與階梯結構101C設置於主堆疊結構100之相對側。階梯結構101A與階梯結構101B設置於主堆疊結構100之相對側。在一實施例中,階梯結構101與階梯結構101C可對稱設置。在一實施例中,階梯結構101A與階梯結構101B可對稱設置。在一實施例中,記憶裝置10可具有設置於主堆疊結構100之相對側的兩個絕緣堆疊結構102/102A;階梯結構101/101A/101B/101C和絕緣堆疊結構102/102A設置於主堆疊結構100的不同側。在一實施例中,兩個絕緣堆疊結構102/102A可對稱設置。In an embodiment, as shown in Figure 1, the memory device 10 may have four stepped structures 101/101A/101B/101C, the stepped structure 101 and the stepped structure 101A are arranged adjacent to each other, and the insulating strip 103 makes the step The structure 101 is isolated from the stepped structure 101A. The step structure 101B and the step structure 101C are arranged adjacent to each other, and the insulating strip 103 isolates the step structure 101B from the step structure 101C. The step structure 101 and the step structure 101C are disposed on opposite sides of the main stack structure 100. The stepped structure 101A and the stepped structure 101B are disposed on opposite sides of the main stack structure 100. In an embodiment, the stepped structure 101 and the stepped structure 101C may be symmetrically arranged. In an embodiment, the stepped structure 101A and the stepped structure 101B may be symmetrically arranged. In an embodiment, the memory device 10 may have two insulating stacked structures 102/102A disposed on opposite sides of the main stacked structure 100; the stepped structure 101/101A/101B/101C and the insulating stacked structure 102/102A are disposed on the main stack Different sides of structure 100. In an embodiment, the two insulating stacked structures 102/102A may be symmetrically arranged.

絕緣條103可沿著Y方向延伸,使主堆疊結構100隔離於主堆疊結構100A。依據不同的設計,記憶裝置10可具有一或更多的主堆疊結構100/100A、一或更多的階梯結構101/101A/101B/101C與一或更多的絕緣堆疊結構102/102A。如第1圖所示,絕緣條103可沿著Y方向延伸以使階梯結構101隔離於階梯結構101A、使主堆疊結構100隔離於主堆疊結構100A、以及階梯結構101B隔離於階梯結構101C。在一實施例中,絕緣條103可包含絕緣材料。The insulating strip 103 may extend along the Y direction to isolate the main stack structure 100 from the main stack structure 100A. According to different designs, the memory device 10 may have one or more main stacked structures 100/100A, one or more stepped structures 101/101A/101B/101C, and one or more insulating stacked structures 102/102A. As shown in FIG. 1, the insulating strip 103 may extend along the Y direction to isolate the stepped structure 101 from the stepped structure 101A, isolate the main stacked structure 100 from the main stacked structure 100A, and isolate the stepped structure 101B from the stepped structure 101C. In an embodiment, the insulating strip 103 may include an insulating material.

第2A圖係繪示記憶裝置10的示意立體圖,不包含記憶裝置10對應於第1圖中的絕緣堆疊結構102之部分。請同時參照第1圖及第2A圖,主堆疊結構100可包含多個導電膜104與多個第一絕緣層105沿著Z方向交錯堆疊。多個導電膜104使多個第一絕緣層105相互隔離。在一實施例中,主堆疊結構100之導電膜104可包含導電材料,例如鎢(tungsten; W)。主堆疊結構100之第一絕緣層105可包含絕緣材料,絕緣材料包含氧化物,例如氧化矽(silicon oxide)。FIG. 2A is a schematic perspective view of the memory device 10, excluding the part of the memory device 10 corresponding to the insulating stacked structure 102 in FIG. Referring to FIG. 1 and FIG. 2A at the same time, the main stack structure 100 may include a plurality of conductive films 104 and a plurality of first insulating layers 105 stacked alternately along the Z direction. The plurality of conductive films 104 isolate the plurality of first insulating layers 105 from each other. In one embodiment, the conductive film 104 of the main stack structure 100 may include a conductive material, such as tungsten (W). The first insulating layer 105 of the main stack structure 100 may include an insulating material, and the insulating material includes an oxide, such as silicon oxide.

階梯結構101可包含多個導電階梯層106與多個絕緣階梯層107沿著Z方向交錯堆疊。多個導電階梯層106使多個絕緣階梯層107相互隔離。每一導電階梯層106具有在X-Y平面上不同的橫向面積。例如,導電階梯層106之橫向面積從階梯結構101之底表面108往階梯結構101之頂表面109逐漸變小。例如,位於較低階層(距離階梯結構101之底表面108較近的階層)的導電階梯層106之橫向面積大於位於較高階層(距離階梯結構101之底表面108較遠的階層)的導電階梯層106之橫向面積。在一實施例中,階梯結構101之導電階梯層106可包含導電材料,例如鎢。階梯結構101之絕緣階梯層107可包含絕緣材料,絕緣材料包含氧化物,例如氧化矽。The step structure 101 may include a plurality of conductive step layers 106 and a plurality of insulating step layers 107 stacked alternately along the Z direction. The plurality of conductive step layers 106 isolate the plurality of insulating step layers 107 from each other. Each conductive step layer 106 has a different lateral area on the X-Y plane. For example, the lateral area of the conductive step layer 106 gradually decreases from the bottom surface 108 of the step structure 101 to the top surface 109 of the step structure 101. For example, the lateral area of the conductive step layer 106 at a lower level (the level closer to the bottom surface 108 of the step structure 101) is larger than that of the conductive step layer 106 at a higher level (the level farther from the bottom surface 108 of the step structure 101). The lateral area of layer 106. In an embodiment, the conductive step layer 106 of the step structure 101 may include a conductive material, such as tungsten. The insulating step layer 107 of the step structure 101 may include an insulating material, and the insulating material includes an oxide, such as silicon oxide.

絕緣堆疊結構102可包含多個第二絕緣層110與多個第三絕緣層111沿著Z方向交錯堆疊。多個第二絕緣層110使多個第三絕緣層111相互隔離。在一實施例中,絕緣堆疊結構102之第二絕緣層110可包含絕緣材料,絕緣材料包含氮化物,例如氮化矽(silicon nitride)。絕緣堆疊結構102之第三絕緣層111可包含絕緣材料,絕緣材料包含氧化物,例如氧化矽。在一實施例中,第二絕緣層110與第三絕緣層111可包含不同材料。The insulating stacked structure 102 may include a plurality of second insulating layers 110 and a plurality of third insulating layers 111 stacked alternately along the Z direction. The plurality of second insulating layers 110 isolate the plurality of third insulating layers 111 from each other. In an embodiment, the second insulating layer 110 of the insulating stacked structure 102 may include an insulating material, and the insulating material includes a nitride, such as silicon nitride. The third insulating layer 111 of the insulating stacked structure 102 may include an insulating material, and the insulating material includes an oxide, such as silicon oxide. In an embodiment, the second insulating layer 110 and the third insulating layer 111 may include different materials.

在一實施例中,主堆疊結構100之導電膜104可電性連接至階梯結構101之導電階梯層106。絕緣堆疊結構102可為電性絕緣。主堆疊結構100之導電膜104與階梯結構101之導電階梯層106可做為記憶裝置10之閘極結構。In an embodiment, the conductive film 104 of the main stack structure 100 may be electrically connected to the conductive step layer 106 of the step structure 101. The insulating stacked structure 102 may be electrically insulating. The conductive film 104 of the main stack structure 100 and the conductive step layer 106 of the step structure 101 can be used as the gate structure of the memory device 10.

在一實施例中,主堆疊結構100之多個第一絕緣層105、階梯結構101之多個絕緣階梯層107與絕緣堆疊結構102之多個第三絕緣層111具有一對一對應關係,換言之,一第一絕緣層105、與該第一絕緣層105對應之一絕緣階梯層107、以及與該第一絕緣層105對應之一第三絕緣層111可具有Z方向上相同高度(或階層)。In an embodiment, the plurality of first insulating layers 105 of the main stack structure 100, the plurality of insulating step layers 107 of the step structure 101, and the plurality of third insulating layers 111 of the insulating stack structure 102 have a one-to-one correspondence, in other words A first insulating layer 105, an insulating step layer 107 corresponding to the first insulating layer 105, and a third insulating layer 111 corresponding to the first insulating layer 105 may have the same height (or level) in the Z direction .

記憶裝置10可包含多個柱體結構112,分散地配置於絕緣堆疊結構102與階梯結構101中。多個柱體結構112在Z方向上通過絕緣堆疊結構102與階梯結構101。每一柱體結構112包含管狀元件113與導電柱114。管狀元件113貫穿堆疊結構S。具體而言,導電柱114被管狀元件113圍繞。在一實施例中,柱體結構112可具有類似於同軸電纜(coaxial cable)之結構。導電柱114與管狀元件113可沿著Z方向延伸,且通過絕緣堆疊結構102與階梯結構101。導電柱114可包含導電材料,例如鎢。The memory device 10 may include a plurality of pillar structures 112 that are dispersedly arranged in the insulating stacked structure 102 and the stepped structure 101. The plurality of pillar structures 112 pass through the insulating stacked structure 102 and the stepped structure 101 in the Z direction. Each pillar structure 112 includes a tubular element 113 and a conductive pillar 114. The tubular element 113 penetrates the stack structure S. Specifically, the conductive pillar 114 is surrounded by the tubular element 113. In an embodiment, the column structure 112 may have a structure similar to a coaxial cable. The conductive pillar 114 and the tubular element 113 can extend along the Z direction and pass through the insulating stacked structure 102 and the stepped structure 101. The conductive pillar 114 may include a conductive material, such as tungsten.

在絕緣堆疊結構102中,每一柱體結構112通過相同數量的第二絕緣層110。在階梯結構101中,多個柱體結構112分別通過不同數量的導電階梯層106。例如,階梯結構101可包含多個階梯部115 (如第2A圖所示),每一階梯部115所包含的導電階梯層106的數量可不相同,且階梯結構101中的柱體結構112可個別設置於不同階梯部115中,具體而言,一柱體結構112設置於一階梯部115中。In the insulating stacked structure 102, each pillar structure 112 passes through the same number of second insulating layers 110. In the stepped structure 101, a plurality of pillar structures 112 respectively pass through a different number of conductive stepped layers 106. For example, the stepped structure 101 may include a plurality of stepped portions 115 (as shown in FIG. 2A), the number of conductive stepped layers 106 included in each stepped portion 115 may be different, and the column structures 112 in the stepped structure 101 may be individually It is arranged in different stepped parts 115, specifically, a column structure 112 is arranged in a stepped part 115.

記憶裝置10可包含多個導電插塞(plug) 116,設置於階梯結構101之導電階梯層106上。具體而言,每一導電插塞116可設置於階梯結構101中的不同階層之導電階梯層106上。多個導電插塞116可個別配置於不同階梯部115中。導電插塞116電性連接於此導電插塞116所設置的一導電階梯層106,且管狀元件113與導電柱114通過此導電階梯層106。The memory device 10 may include a plurality of conductive plugs 116 disposed on the conductive step layer 106 of the step structure 101. Specifically, each conductive plug 116 can be disposed on the conductive stepped layer 106 of different levels in the stepped structure 101. A plurality of conductive plugs 116 can be individually arranged in different step portions 115. The conductive plug 116 is electrically connected to a conductive step layer 106 provided by the conductive plug 116, and the tubular element 113 and the conductive pillar 114 pass through the conductive step layer 106.

第2B圖係繪示第1圖所示之絕緣堆疊結構102中的多個柱體結構112中的一者。第2C圖係繪示第1圖所示之階梯結構101中的多個柱體結構112中的一者。FIG. 2B shows one of the pillar structures 112 in the insulating stacked structure 102 shown in FIG. 1. FIG. 2C shows one of the pillar structures 112 in the step structure 101 shown in FIG. 1.

請參照第1圖與第2B-2C圖,在絕緣堆疊結構102與階梯結構101中,管狀元件113可包含記憶膜117、虛設通道層118與絕緣膜119。導電柱114被管狀元件113圍繞,且導電柱114延伸超過虛設通道層118的底表面120。在一實施例中,虛設通道層118的底表面120可沿著Z方向延伸超過絕緣堆疊結構102的底表面121與階梯結構101的底表面108,且導電柱114可沿著Z方向延伸超過絕緣堆疊結構102的底表面121、階梯結構101的底表面108與虛設通道層118的底表面120。Referring to FIGS. 1 and 2B-2C, in the insulating stacked structure 102 and the stepped structure 101, the tubular element 113 may include a memory film 117, a dummy channel layer 118, and an insulating film 119. The conductive pillar 114 is surrounded by the tubular element 113, and the conductive pillar 114 extends beyond the bottom surface 120 of the dummy channel layer 118. In an embodiment, the bottom surface 120 of the dummy channel layer 118 may extend along the Z direction beyond the bottom surface 121 of the insulating stacked structure 102 and the bottom surface 108 of the stepped structure 101, and the conductive pillar 114 may extend beyond the insulating stack along the Z direction. The bottom surface 121 of the stack structure 102, the bottom surface 108 of the step structure 101 and the bottom surface 120 of the dummy channel layer 118.

記憶膜117可包含記憶體技術領域中已知的多層結構(multilayer structure),例如ONO (氧化物-氮化物-氧化物)結構、ONONO (氧化物-氮化物-氧化物-氮化物-氧化物)結構、ONONONO (氧化物-氮化物-氧化物-氮化物-氧化物-氮化物-氧化物)結構、SONOS (矽-氧化矽-氮化矽-氧化矽-矽)結構、BE-SONOS (能帶隙矽-氧化矽-氮化矽-氧化矽-矽)結構、TANOS (氮化鉭-氧化鋁-氮化矽-氧化矽-矽)結構、MA BE-SONOS (金屬-高介電常數材料能帶隙矽-氧化矽-氮化矽-氧化矽-矽)結構及其組合。記憶膜117可具有管狀且圍繞導電柱114。The memory film 117 may include a multilayer structure known in the memory technology field, such as ONO (oxide-nitride-oxide) structure, ONONO (oxide-nitride-oxide-nitride-oxide) ) Structure, ONONONO (oxide-nitride-oxide-nitride-oxide-nitride-oxide) structure, SONOS (silicon-silicon oxide-silicon nitride-silicon oxide-silicon) structure, BE-SONOS ( Band gap silicon-silicon oxide-silicon nitride-silicon oxide-silicon) structure, TANOS (tantalum nitride-alumina-silicon nitride-silicon oxide-silicon) structure, MA BE-SONOS (metal-high dielectric constant Material energy band gap silicon-silicon oxide-silicon nitride-silicon oxide-silicon) structure and its combination. The memory film 117 may have a tube shape and surround the conductive pillar 114.

在一實施例中,記憶裝置10之記憶層可包含記憶膜117與記憶材料,記憶材料形成於記憶膜117與主堆疊結構100之導電膜104之間。記憶層可包含記憶體技術領域中已知的任意電荷捕捉(charge trapping)結構,例如ONO結構、ONONO結構、ONONONO結構、SONOS結構、BE-SONOS結構、TANOS結構、MA BE-SONOS結構及其組合等。電荷捕捉結構可使用氮化物例如氮化矽,或是其他類似的高介電常數物質包括金屬氧化物,例如三氧化二鋁(alumina; Al 2O 3)、氧化鋯(hafnium dioxide; HfO 2)等。記憶胞可定義在記憶層中。舉例來說,在記憶層包含記憶膜117與記憶材料的情況下,記憶膜117可理解為穿隧氧化層(tunneling oxide layer),記憶膜117可包含二氧化矽(silicon dioxide; SiO 2)或者僅包含二氧化矽;而記憶材料可包含記憶體技術領域中已知的多層記憶材料,例如三氧化二鋁、氮化鈦(titanium nitride; TiN)、ONO結構、ONONO結構、ONONONO結構、SONOS結構、BE-SONOS結構、TANOS結構、MA BE-SONOS結構及其組合等。 In one embodiment, the memory layer of the memory device 10 may include a memory film 117 and a memory material, and the memory material is formed between the memory film 117 and the conductive film 104 of the main stack structure 100. The memory layer may include any charge trapping structure known in the field of memory technology, such as ONO structure, ONONO structure, ONONONO structure, SONOS structure, BE-SONOS structure, TANOS structure, MA BE-SONOS structure and combinations thereof Wait. The charge trapping structure can use nitrides such as silicon nitride, or other similar high dielectric constant materials including metal oxides, such as aluminum oxide (alumina; Al 2 O 3 ), zirconium oxide (hafnium dioxide; HfO 2 ) Wait. Memory cells can be defined in the memory layer. For example, when the memory layer includes a memory film 117 and a memory material, the memory film 117 can be understood as a tunneling oxide layer, and the memory film 117 can include silicon dioxide (SiO 2 ) or Only silicon dioxide is included; and the memory material may include multilayer memory materials known in the memory technology field, such as aluminum oxide, titanium nitride (TiN), ONO structure, ONONO structure, ONONONO structure, SONOS structure , BE-SONOS structure, TANOS structure, MA BE-SONOS structure and their combinations, etc.

虛設通道層118設置於記憶膜117與導電柱114之間。虛設通道層118可包含半導體材料,例如摻雜的(doped)半導體材料或未摻雜的(undoped)半導體材料。在一實施例中,虛設通道層118可包含多晶矽(polysilicon),例如摻雜的多晶矽或未摻雜的多晶矽。虛設通道層118可具有管狀且圍繞導電柱114。在一實施例中,虛設通道層118可意指不具有驅動電路的虛設通道層118。在一實施例中,虛設通道層118可理解為電性浮接(floating)的元件。The dummy channel layer 118 is disposed between the memory film 117 and the conductive pillar 114. The dummy channel layer 118 may include a semiconductor material, such as a doped semiconductor material or an undoped semiconductor material. In one embodiment, the dummy channel layer 118 may include polysilicon (polysilicon), such as doped polysilicon or undoped polysilicon. The dummy channel layer 118 may have a tube shape and surround the conductive pillar 114. In an embodiment, the dummy channel layer 118 may mean the dummy channel layer 118 without a driving circuit. In an embodiment, the dummy channel layer 118 can be understood as an electrically floating element.

絕緣膜119設置於導電柱114與虛設通道層118之間。絕緣膜119可具有管狀且圍繞導電柱114。絕緣膜119可包含介電材料,介電材料包含氧化物(例如氧化矽)。The insulating film 119 is disposed between the conductive pillar 114 and the dummy channel layer 118. The insulating film 119 may have a tube shape and surround the conductive pillar 114. The insulating film 119 may include a dielectric material, and the dielectric material includes an oxide (such as silicon oxide).

第3圖係繪示根據本發明之一實施例之主堆疊結構100的示意俯視圖。請同時參照第1圖及第3圖,記憶裝置10可包含多個柱元件122,分散地配置於主堆疊結構100中。柱元件122沿著Z方向延伸且通過主堆疊結構100。FIG. 3 is a schematic top view of the main stack structure 100 according to an embodiment of the present invention. Referring to FIGS. 1 and 3 at the same time, the memory device 10 may include a plurality of column elements 122 that are dispersedly arranged in the main stack structure 100. The pillar element 122 extends along the Z direction and passes through the main stack structure 100.

柱元件122可包含記憶膜117、通道層118A、源極/汲極柱123、源極/汲極柱124、絕緣柱125與絕緣膜119。絕緣柱125設置於源極/汲極柱123和源極/汲極柱124之間。絕緣柱125使源極/汲極柱123隔離於源極/汲極柱124彼此。源極/汲極柱123和源極/汲極柱124中的一者係為源極,另一者係為汲極。絕緣膜119設置於通道層118A與源極/汲極柱123、源極/汲極柱124和絕緣柱125之間。通道層118A設置於絕緣膜119與記憶膜117之間。通道層118A可具有管狀且圍繞源極/汲極柱123、源極/汲極柱124、絕緣膜119與絕緣柱125。記憶膜117可具有管狀且圍繞通道層118A。柱元件122之記憶膜117可相似於管狀元件113之記憶膜117。源極/汲極柱123和源極/汲極柱124可包含摻雜的半導體材料,例如N+多晶矽,或可包含未摻雜的半導體材料。絕緣柱125可包含絕緣材料,絕緣材料包含氮化物,例如氮化矽。The pillar element 122 may include a memory film 117, a channel layer 118A, a source/drain pillar 123, a source/drain pillar 124, an insulating pillar 125, and an insulating film 119. The insulating pillar 125 is disposed between the source/drain pillar 123 and the source/drain pillar 124. The insulating pillar 125 isolates the source/drain pillars 123 from the source/drain pillars 124 from each other. One of the source/drain post 123 and the source/drain post 124 is a source, and the other is a drain. The insulating film 119 is disposed between the channel layer 118A and the source/drain post 123, the source/drain post 124, and the insulating post 125. The channel layer 118A is provided between the insulating film 119 and the memory film 117. The channel layer 118A may have a tube shape and surround the source/drain pillar 123, the source/drain pillar 124, the insulating film 119, and the insulating pillar 125. The memory film 117 may have a tube shape and surround the channel layer 118A. The memory film 117 of the pillar element 122 may be similar to the memory film 117 of the tubular element 113. The source/drain pillar 123 and the source/drain pillar 124 may include a doped semiconductor material, such as N+ polysilicon, or may include an undoped semiconductor material. The insulating pillar 125 may include an insulating material, and the insulating material includes a nitride, such as silicon nitride.

記憶裝置10可包含多個記憶胞,設置於主堆疊結構100與主堆疊結構100A中。記憶胞可定義於導電膜104與柱元件122之通道層118A交錯處的記憶膜117中。柱元件122可理解為主動柱元件。在一實施例中,主堆疊結構100可設置於陣列區域(array region),且階梯結構101可設置於階梯區域(staircase region)。The memory device 10 may include a plurality of memory cells disposed in the main stack structure 100 and the main stack structure 100A. The memory cell can be defined in the memory film 117 at the intersection of the conductive film 104 and the channel layer 118A of the pillar element 122. The pillar element 122 can be understood as an active pillar element. In an embodiment, the main stack structure 100 may be disposed in an array region, and the step structure 101 may be disposed in a staircase region.

管狀元件113之虛設通道層118與柱元件122之通道層118A的不同之處在於,當施加電壓至記憶裝置10時,虛設通道層118並非用來提供通道給電子或電洞。The difference between the dummy channel layer 118 of the tubular element 113 and the channel layer 118A of the pillar element 122 is that when a voltage is applied to the memory device 10, the dummy channel layer 118 is not used to provide channels for electrons or holes.

第4圖係繪示根據本發明另一實施例之主堆疊結構100中的柱元件122A的示意立體圖。第4圖所示之柱元件122A與第3圖所示之柱元件122的不同之處說明如下。柱元件122A包含通道層118B、源極/汲極柱123、源極/汲極柱124與絕緣膜119。絕緣膜119使源極/汲極柱123隔離於源極/汲極柱124。第4圖所示之通道層118B與第3圖所示之通道層118A的不同之處在於通道層118B具有開環形狀,且通道層118B具有相對的端部分別電性連接至源極/汲極柱123與源極/汲極柱124。第4圖所示之記憶膜417與第3圖所示之記憶膜117的不同之處在於記憶膜417設置於主堆疊結構100之導電膜104的上表面與下表面,且可延伸於柱元件122A的外側壁與導電膜104之間。FIG. 4 is a schematic perspective view of the pillar element 122A in the main stack structure 100 according to another embodiment of the present invention. The difference between the pillar element 122A shown in FIG. 4 and the pillar element 122 shown in FIG. 3 is explained as follows. The pillar element 122A includes a channel layer 118B, a source/drain pillar 123, a source/drain pillar 124, and an insulating film 119. The insulating film 119 isolates the source/drain post 123 from the source/drain post 124. The channel layer 118B shown in FIG. 4 is different from the channel layer 118A shown in FIG. 3 in that the channel layer 118B has an open-loop shape, and the channel layer 118B has opposite ends electrically connected to the source/drain. The pole 123 and the source/drain pole 124. The difference between the memory film 417 shown in FIG. 4 and the memory film 117 shown in FIG. 3 is that the memory film 417 is disposed on the upper surface and the lower surface of the conductive film 104 of the main stack structure 100, and can extend on the pillar elements Between the outer side wall of 122A and the conductive film 104.

在一實施例中,在主堆疊結構100之示意立體圖中,第3圖所示之記憶膜117可配置於導電膜104的上表面與下表面,且可延伸於柱元件122的外側壁與導電膜104之間,類似於第4圖所示之記憶膜417的配置方式。In one embodiment, in the schematic perspective view of the main stack structure 100, the memory film 117 shown in FIG. Between the films 104, the arrangement of the memory film 417 shown in FIG. 4 is similar.

請再次參照第1圖,記憶裝置10可包含多晶半導體層(poly semiconductor) 126,位於主堆疊結構100、階梯結構101與絕緣堆疊結構102下方。換言之,多晶半導體層126位於記憶胞下方。管狀元件113、導電柱114與柱元件122通過多晶半導體層126。多晶半導體層126可包含摻雜的半導體材料,例如P+多晶矽,或未摻雜的半導體材料。導電柱114可具有上導電柱端部127與相對於上導電柱端部127之下導電柱端部128。導電柱114之上導電柱端部127位於絕緣堆疊結構102與階梯結構101的上方。導電柱114之下導電柱端部128位於多晶半導體層126的下方。Please refer to FIG. 1 again, the memory device 10 may include a poly semiconductor layer (poly semiconductor) 126 located under the main stacked structure 100, the stepped structure 101 and the insulating stacked structure 102. In other words, the polycrystalline semiconductor layer 126 is located under the memory cell. The tubular element 113, the conductive pillar 114 and the pillar element 122 pass through the polycrystalline semiconductor layer 126. The polycrystalline semiconductor layer 126 may include a doped semiconductor material, such as P+ polysilicon, or an undoped semiconductor material. The conductive pillar 114 may have an upper conductive pillar end 127 and a lower conductive pillar end 128 opposite to the upper conductive pillar end 127. The conductive column end 127 on the conductive column 114 is located above the insulating stacked structure 102 and the stepped structure 101. The conductive pillar end 128 under the conductive pillar 114 is located under the polycrystalline semiconductor layer 126.

記憶裝置10可包含電晶體(transistor) 161、下導電結構163與下導電結構165。下導電結構163電性連接於導電柱114之下導電柱端部128與電晶體161之汲極與源極中的一者之間。下導電結構165電性連接於導電柱114之下導電柱端部128與電晶體161之汲極與源極中的另一者之間。The memory device 10 may include a transistor 161, a lower conductive structure 163 and a lower conductive structure 165. The lower conductive structure 163 is electrically connected between the conductive column end 128 under the conductive column 114 and one of the drain and the source of the transistor 161. The lower conductive structure 165 is electrically connected between the conductive column end 128 under the conductive column 114 and the other of the drain and source of the transistor 161.

第5圖係繪示根據本發明之一實施例之記憶裝置10的示意俯視圖。第1圖與第5圖的不同之處在於,第5圖所示之記憶裝置10包含更多的主堆疊結構100/100A/100B/100C,以及更多的階梯結構101/101A/101B/101C/101D/101E/101F/101G,第5圖並未示出絕緣堆疊結構102/102A。請同時參照第1圖及第5圖,記憶裝置10可包含導電層130。導電層130可設置於主堆疊結構100、階梯結構101與絕緣堆疊結構102的上方。導電層130可包含上導電結構171、上導電結構173、上導電結構181、上導電結構183與上導電結構191,設置於柱元件122及/或柱體結構112的上方。FIG. 5 is a schematic top view of the memory device 10 according to an embodiment of the present invention. The difference between Fig. 1 and Fig. 5 is that the memory device 10 shown in Fig. 5 includes more main stacked structures 100/100A/100B/100C, and more stepped structures 101/101A/101B/101C /101D/101E/101F/101G, Figure 5 does not show the insulating stacked structure 102/102A. Please refer to FIG. 1 and FIG. 5 at the same time, the memory device 10 may include a conductive layer 130. The conductive layer 130 may be disposed above the main stacked structure 100, the stepped structure 101 and the insulating stacked structure 102. The conductive layer 130 may include an upper conductive structure 171, an upper conductive structure 173, an upper conductive structure 181, an upper conductive structure 183, and an upper conductive structure 191, and is disposed above the pillar element 122 and/or the pillar structure 112.

上導電結構173可電性連接於絕緣堆疊結構102中的一柱體結構112之一導電柱114。上導電結構171可電性連接於絕緣堆疊結構102中的其他多個柱體結構112之多個導電柱114。上導電結構171電性連接於柱元件122之源極或汲極中的一者與導電柱114之間。上導電結構171電性連接於記憶胞與絕緣堆疊結構102中的導電柱114之上導電柱端部127之間。絕緣堆疊結構102中的一柱體結構112之一導電柱114電性連接於下導電結構165與上導電結構173之間。絕緣堆疊結構102中的其他多個柱體結構112之多個導電柱114電性連接於下導電結構163與上導電結構171之間。The upper conductive structure 173 may be electrically connected to a conductive pillar 114 of a pillar structure 112 in the insulating stacked structure 102. The upper conductive structure 171 may be electrically connected to the plurality of conductive pillars 114 of the other plurality of pillar structures 112 in the insulating stacked structure 102. The upper conductive structure 171 is electrically connected between one of the source or drain of the pillar element 122 and the conductive pillar 114. The upper conductive structure 171 is electrically connected between the memory cell and the conductive column end 127 on the conductive column 114 in the insulating stacked structure 102. A conductive pillar 114 of a pillar structure 112 in the insulating stack structure 102 is electrically connected between the lower conductive structure 165 and the upper conductive structure 173. The plurality of conductive pillars 114 of the other plurality of pillar structures 112 in the insulating stacked structure 102 are electrically connected between the lower conductive structure 163 and the upper conductive structure 171.

上導電結構183可電性連接於絕緣堆疊結構102A中的一柱體結構112之一導電柱114。上導電結構181可電性連接於絕緣堆疊結構102A中的其他多個柱體結構112之多個導電柱114。上導電結構181電性連接於柱元件122之源極或汲極中的另一者(例如是相對於上導電結構171所電性連接的一者)與導電柱114之間。上導電結構181電性連接於記憶胞與絕緣堆疊結構102A中的導電柱114之上導電柱端部127之間。絕緣堆疊結構102A中的一柱體結構112之一導電柱114電性連接於下導電結構165與上導電結構183之間。絕緣堆疊結構102A中的其他多個柱體結構112之多個導電柱114電性連接於下導電結構163與上導電結構181之間。The upper conductive structure 183 may be electrically connected to a conductive pillar 114 of a pillar structure 112 in the insulating stacked structure 102A. The upper conductive structure 181 may be electrically connected to the plurality of conductive pillars 114 of the other plurality of pillar structures 112 in the insulating stacked structure 102A. The upper conductive structure 181 is electrically connected between the other of the source or drain of the pillar element 122 (for example, the one electrically connected with respect to the upper conductive structure 171) and the conductive pillar 114. The upper conductive structure 181 is electrically connected between the memory cell and the conductive column end 127 on the conductive column 114 in the insulating stacked structure 102A. A conductive pillar 114 of a pillar structure 112 in the insulating stacked structure 102A is electrically connected between the lower conductive structure 165 and the upper conductive structure 183. The plurality of conductive pillars 114 of the other plurality of pillar structures 112 in the insulating stacked structure 102A are electrically connected between the lower conductive structure 163 and the upper conductive structure 181.

在一實施例中,例如,柱元件122之源極電性連接至上導電結構171、絕緣堆疊結構102中的導電柱114、上導電結構173、下導電結構163、電晶體161與下導電結構165。上導電結構171、絕緣堆疊結構102中的導電柱114、上導電結構173、及電性連接於絕緣堆疊結構102中的多個導電柱114 (即有效導電柱或主動導電柱)之多個下導電柱端部128之間的下導電結構163與下導電結構165可做為源極線。例如,上導電結構173可做為全域源極線(global source line)或共同源極線(common source line)。電晶體161 (開關)可做為源極線電晶體(源極線開關)。絕緣堆疊結構102中的導電柱114可做為用於記憶胞之源極線接觸結構。In one embodiment, for example, the source of the pillar element 122 is electrically connected to the upper conductive structure 171, the conductive pillar 114 in the insulating stacked structure 102, the upper conductive structure 173, the lower conductive structure 163, the transistor 161, and the lower conductive structure 165. . The upper conductive structure 171, the conductive pillar 114 in the insulating stack structure 102, the upper conductive structure 173, and the plurality of lower conductive pillars 114 (that is, effective conductive pillars or active conductive pillars) electrically connected to the insulating stack structure 102 The lower conductive structure 163 and the lower conductive structure 165 between the ends 128 of the conductive pillars can be used as source lines. For example, the upper conductive structure 173 can be used as a global source line or a common source line. Transistor 161 (switch) can be used as a source line transistor (source line switch). The conductive pillar 114 in the insulating stacked structure 102 can be used as a source line contact structure for the memory cell.

在一實施例中,例如,柱元件122之汲極電性連接至上導電結構181、絕緣堆疊結構102A中的導電柱114、上導電結構183、下導電結構163、電晶體161與下導電結構165。上導電結構181、絕緣堆疊結構102A中的導電柱114、上導電結構183、及電性連接於絕緣堆疊結構102A中的多個導電柱114 (即有效導電柱或主動導電柱)之多個下導電柱端部128之間的下導電結構163與下導電結構165可做為位元線。例如,上導電結構181可做為區域位元線(local bit line),上導電結構183可做為全域位元線(global bit line)或共同位元線(common bit line),區域位元線透過絕緣堆疊結構102A中的多個導電柱114、下導電結構163、電晶體161與下導電結構165電性連接於全域位元線。電晶體161 (開關)可做為位元線電晶體(位元線開關)。絕緣堆疊結構102A中的導電柱114可做為用於記憶胞之位元線接觸結構。In one embodiment, for example, the drain of the pillar element 122 is electrically connected to the upper conductive structure 181, the conductive pillar 114 in the insulating stacked structure 102A, the upper conductive structure 183, the lower conductive structure 163, the transistor 161, and the lower conductive structure 165 . The upper conductive structure 181, the conductive pillar 114 in the insulating stacked structure 102A, the upper conductive structure 183, and the plurality of lower conductive pillars 114 (that is, effective conductive pillars or active conductive pillars) electrically connected to the insulating stacked structure 102A The lower conductive structure 163 and the lower conductive structure 165 between the ends 128 of the conductive pillars can be used as bit lines. For example, the upper conductive structure 181 can be used as a local bit line, and the upper conductive structure 183 can be used as a global bit line or a common bit line. The plurality of conductive pillars 114, the lower conductive structure 163, the transistor 161, and the lower conductive structure 165 in the insulating stacked structure 102A are electrically connected to the global bit line. Transistor 161 (switch) can be used as a bit line transistor (bit line switch). The conductive pillar 114 in the insulating stacked structure 102A can be used as a bit line contact structure for the memory cell.

上導電結構191可電性連接於導電插塞116與階梯結構101中的柱體結構112之導電柱114之上導電柱端部127之間。半導體裝置129可包含電晶體192與下導電結構194。下導電結構194電性連接於電晶體192。下導電結構194電性連接於電晶體192與階梯結構101中的柱體結構112之導電柱114之下導電柱端部128之間。在多個實施例中,階梯結構101中的柱體結構112之導電柱114 (即有效導電柱或主動導電柱)、上導電結構191、導電插塞116、下導電結構194可做為字元線。電晶體192 (開關)可做為字元線電晶體(字元線開關)。階梯結構101中的導電柱114可做為用於記憶胞之字元線接觸。The upper conductive structure 191 may be electrically connected between the conductive plug 116 and the conductive column end 127 on the conductive column 114 of the column structure 112 in the step structure 101. The semiconductor device 129 may include a transistor 192 and a lower conductive structure 194. The lower conductive structure 194 is electrically connected to the transistor 192. The lower conductive structure 194 is electrically connected between the transistor 192 and the conductive column end 128 of the conductive column 114 of the column structure 112 in the step structure 101. In many embodiments, the conductive pillars 114 (ie, effective conductive pillars or active conductive pillars) of the pillar structure 112 in the ladder structure 101, the upper conductive structure 191, the conductive plug 116, and the lower conductive structure 194 can be used as characters String. Transistor 192 (switch) can be used as a word line transistor (character line switch). The conductive pillar 114 in the stepped structure 101 can be used for the word line contact of the memory cell.

階梯結構101中的多個柱體結構112之部分導電柱114可電性浮接且從而被稱為虛設(dummy)導電柱。例如,如第5圖所示,階梯結構101、階梯結構101B、階梯結構101D與階梯結構101F中的多個柱體結構112之導電柱114係為電性浮接,而階梯結構101A、階梯結構101C、階梯結構101E與階梯結構101G中的多個柱體結構112之導電柱114。Part of the conductive pillars 114 of the plurality of pillar structures 112 in the stepped structure 101 can be electrically floating, and thus are called dummy conductive pillars. For example, as shown in Figure 5, the conductive pillars 114 of the plurality of pillar structures 112 in the stepped structure 101, the stepped structure 101B, the stepped structure 101D, and the stepped structure 101F are electrically floating, and the stepped structure 101A, the stepped structure The conductive pillars 114 of the plurality of pillar structures 112 in the step structure 101E and the step structure 101G are 101C.

解碼器可設置於主堆疊結構100與階梯結構101的下方。位元線電晶體與源極線電晶體可設置於基板(未繪示)上,相鄰於記憶裝置10之外圍區域(periphery region)。在一實施例中,位元線電晶體與源極線電晶體可設置於基板且位於記憶裝置10之正下方區域,以形成驅動電路置於陣列之下的架構(CMOS under array)。The decoder can be arranged under the main stack structure 100 and the ladder structure 101. The bit line transistor and the source line transistor can be disposed on the substrate (not shown), adjacent to the peripheral region of the memory device 10. In one embodiment, the bit line transistor and the source line transistor may be disposed on the substrate and located in the area directly under the memory device 10 to form a structure (CMOS under array) in which the driving circuit is placed under the array.

在一實施例中,下導電結構163與下導電結構165可包含但不限於第一下金屬層(BM1)、第二下金屬層(BM2)、第三下金屬層(BM3)與設置於多個下金屬層之間且提供多個下金屬層之間電連接的多個下導孔(vias)。In an embodiment, the lower conductive structure 163 and the lower conductive structure 165 may include, but are not limited to, a first lower metal layer (BM1), a second lower metal layer (BM2), a third lower metal layer (BM3), and multiple layers. A plurality of lower vias (vias) between the lower metal layers and providing electrical connections between the plurality of lower metal layers.

在一實施例中,導電層130可包含第一上金屬層(TM1)及/或第二上金屬層(TM2)。In an embodiment, the conductive layer 130 may include a first upper metal layer (TM1) and/or a second upper metal layer (TM2).

階梯結構101與絕緣堆疊結構102中的管狀元件113可具有相同的橫向剖面尺寸(例如直徑),例如,在X-Y平面上的剖面尺寸(例如直徑)。管狀元件113之橫向剖面尺寸可大於柱元件122之橫向剖面尺寸,例如,在X-Y平面上,管狀元件113的剖面直徑大於柱元件122的剖面直徑。The tubular element 113 in the stepped structure 101 and the insulating stacked structure 102 may have the same transverse cross-sectional size (for example, diameter), for example, the cross-sectional size (for example, diameter) on the X-Y plane. The cross-sectional size of the tubular element 113 may be greater than the cross-sectional size of the column element 122. For example, on the X-Y plane, the cross-sectional diameter of the tubular element 113 is larger than the cross-sectional diameter of the column element 122.

第6-15圖係示例性繪示用以製造根據本發明之一實施例之記憶裝置10之方法。FIGS. 6-15 are exemplary illustrations of a method for manufacturing the memory device 10 according to an embodiment of the present invention.

請參照第6圖,半導體裝置129提供於多晶半導體層126之下。半導體裝置129可具有如前所述之的結構(參照第1圖)。在一實施例中,半導體裝置129可包含但不限於第一下金屬層(BM1)、第二下金屬層(BM2)、第三下金屬層(BM3)與設置於多個下金屬層之間且提供多個下金屬層之間電連接的多個下導孔。半導體裝置129可包含其他形成於層間(inter-layer)介電層中或層間介電層上的導電線路。本揭露對此不做侷限。在一實施例中,半導體裝置129在前段製程(front-end-of-line; FEOL)中形成於基板(未繪示)上。Please refer to FIG. 6, the semiconductor device 129 is provided under the polycrystalline semiconductor layer 126. The semiconductor device 129 may have the aforementioned structure (refer to FIG. 1). In an embodiment, the semiconductor device 129 may include, but is not limited to, a first lower metal layer (BM1), a second lower metal layer (BM2), a third lower metal layer (BM3), and a plurality of lower metal layers disposed between And a plurality of lower via holes for electrical connection between the plurality of lower metal layers are provided. The semiconductor device 129 may include other conductive lines formed in or on the inter-layer dielectric layer. This disclosure does not limit this. In one embodiment, the semiconductor device 129 is formed on a substrate (not shown) in a front-end-of-line (FEOL) process.

半導體裝置可包含介電層136 (上介電層)。在一實施例中,介電層136可形成於第三下金屬層(BM3)上。介電層136可包含介電材料,介電材料包含氧化物,例如氧化矽。然後,多晶半導體層126形成於介電層136上。多晶半導體層126可包含摻雜的半導體材料,例如P+多晶矽,或未摻雜的半導體材料。在一實施例中,介電層136與多晶半導體層126可藉由沉積處理來形成,例如是藉由化學氣相沉積處理(chemical vapor deposition; CVD)。The semiconductor device may include a dielectric layer 136 (upper dielectric layer). In an embodiment, the dielectric layer 136 may be formed on the third lower metal layer (BM3). The dielectric layer 136 may include a dielectric material, and the dielectric material includes an oxide, such as silicon oxide. Then, the polycrystalline semiconductor layer 126 is formed on the dielectric layer 136. The polycrystalline semiconductor layer 126 may include a doped semiconductor material, such as P+ polysilicon, or an undoped semiconductor material. In one embodiment, the dielectric layer 136 and the polycrystalline semiconductor layer 126 may be formed by a deposition process, such as a chemical vapor deposition (CVD) process.

絕緣堆疊結構102’形成於多晶半導體層126上。絕緣堆疊結構102’可包含多個第二絕緣層110’與多個第三絕緣層111’交錯堆疊,例如沿著Z方向。多個第二絕緣層110’使多個第三絕緣層111’相互隔離。在一實施例中,第二絕緣層110’可包含絕緣材料,絕緣材料包含氮化物,例如氮化矽。第三絕緣層111’可包含絕緣材料,絕緣材料包含氧化物,例如氧化矽。在一實施例中,第二絕緣層110’與第三絕緣層111’包含不同材料。在一實施例中,絕緣堆疊結構102’可藉由依序沉積第三絕緣層111’與第二絕緣層110’來形成。The insulating stacked structure 102' is formed on the polycrystalline semiconductor layer 126. The insulating stacked structure 102' may include a plurality of second insulating layers 110' and a plurality of third insulating layers 111' stacked alternately, for example, along the Z direction. The plurality of second insulating layers 110' isolate the plurality of third insulating layers 111' from each other. In an embodiment, the second insulating layer 110' may include an insulating material, and the insulating material includes a nitride, such as silicon nitride. The third insulating layer 111' may include an insulating material, and the insulating material includes an oxide, such as silicon oxide. In an embodiment, the second insulating layer 110' and the third insulating layer 111' comprise different materials. In one embodiment, the insulating stacked structure 102' may be formed by sequentially depositing the third insulating layer 111' and the second insulating layer 110'.

請參照第7圖,絕緣堆疊結構102’被圖案化,例如是藉由光刻(photolithography)處理來圖案化,以在絕緣堆疊結構102’中形成第一孔137、第二孔138與第三孔139。第一孔137、第二孔138與第三孔139在Z方向上通過絕緣堆疊結構102’與多晶半導體層126。第一孔137、第二孔138與第三孔139使絕緣堆疊結構102’與多晶半導體層126之側壁暴露。在一實施例中,第一孔137、第二孔138與第三孔139之形成可藉由對絕緣堆疊結構102’進行蝕刻(etching)處理,例如是溼式蝕刻(wet etching)或乾式蝕刻(dry etching),然後當蝕刻處理稍微超過多晶半導體層126之底表面140時停止蝕刻。在一實施例中,多晶半導體層126可被視為蝕刻停止層。蝕刻處理可停止於介電層136中。在一實施例中,第一孔137、第二孔138與第三孔139可沿著Z方向從絕緣堆疊結構102’之頂表面141往多晶半導體層126之底表面140逐漸變窄。在一實施例中,第一孔137、第二孔138與第三孔139中的每一者可具有沿著Z方向從絕緣堆疊結構102’之頂表面141往多晶半導體層126之底表面140逐漸變小的橫向剖面尺寸(例如在X-Y平面上的橫向剖面尺寸)。在一實施例中,在任意一個X-Y平面(此X-Y平面和第一孔137、第二孔138與第三孔139交錯)上,第一孔137的橫向剖面尺寸小於第二孔138的橫向剖面尺寸,第一孔137的橫向剖面尺寸小於第三孔139的橫向剖面尺寸,第二孔138的橫向剖面尺寸大致和第三孔139的橫向剖面尺寸相同。Referring to FIG. 7, the insulating stacked structure 102' is patterned, for example, by photolithography processing to form a first hole 137, a second hole 138, and a third hole in the insulating stacked structure 102'.孔139. The first hole 137, the second hole 138, and the third hole 139 pass through the insulating stacked structure 102' and the polycrystalline semiconductor layer 126 in the Z direction. The first hole 137, the second hole 138, and the third hole 139 expose the sidewalls of the insulating stacked structure 102' and the polycrystalline semiconductor layer 126. In one embodiment, the first hole 137, the second hole 138, and the third hole 139 can be formed by etching the insulating stacked structure 102', such as wet etching or dry etching. (dry etching), and then stop the etching when the etching process slightly exceeds the bottom surface 140 of the polycrystalline semiconductor layer 126. In an embodiment, the polycrystalline semiconductor layer 126 may be regarded as an etch stop layer. The etching process can stop in the dielectric layer 136. In an embodiment, the first hole 137, the second hole 138, and the third hole 139 may gradually narrow from the top surface 141 of the insulating stacked structure 102' to the bottom surface 140 of the polycrystalline semiconductor layer 126 along the Z direction. In an embodiment, each of the first hole 137, the second hole 138, and the third hole 139 may have a shape along the Z direction from the top surface 141 of the insulating stacked structure 102' to the bottom surface of the polycrystalline semiconductor layer 126 140 gradually becomes smaller in the transverse cross-sectional size (for example, the transverse cross-sectional size on the XY plane). In one embodiment, on any XY plane (the XY plane is intersected with the first hole 137, the second hole 138 and the third hole 139), the transverse cross-sectional size of the first hole 137 is smaller than that of the second hole 138 The transverse cross-sectional size of the first hole 137 is smaller than the transverse cross-sectional size of the third hole 139, and the transverse cross-sectional size of the second hole 138 is approximately the same as the transverse cross-sectional size of the third hole 139.

請參照第8圖,記憶膜117與通道層118’形成於絕緣堆疊結構102’上且襯裡式地形成於第一孔137、第二孔138與第三孔中。在第一孔137、第二孔138與第三孔中,記憶膜117與通道層118’形成於第一孔137、第二孔138與第三孔之內側壁與底部。在一實施例中,記憶膜117與通道層118’可藉由沉積處理來形成,例如是藉由化學氣相沉積處理。在一示例中,記憶膜117與通道層118’形成於爐管(furnace)中。Referring to FIG. 8, the memory film 117 and the channel layer 118' are formed on the insulating stacked structure 102' and are lined in the first hole 137, the second hole 138, and the third hole. In the first hole 137, the second hole 138, and the third hole, the memory film 117 and the channel layer 118' are formed on the inner sidewall and bottom of the first hole 137, the second hole 138, and the third hole. In one embodiment, the memory film 117 and the channel layer 118' can be formed by a deposition process, for example, a chemical vapor deposition process. In one example, the memory film 117 and the channel layer 118' are formed in a furnace.

記憶膜117可包含記憶體技術領域中已知的多層結構,例如ONO結構、ONONO結構、ONONONO結構、SONOS (矽-氧化矽-氮化矽-氧化矽-矽)結構、BE-SONOS結構、TANOS結構、MA BE-SONOS結構及其組合。通道層118’可包含半導體材料,例如是摻雜的半導體材料或未摻雜的半導體材料。在一實施例中,通道層118’可包含多晶矽,例如摻雜的多晶矽或未摻雜的多晶矽。The memory film 117 may include a multilayer structure known in the memory technology field, such as ONO structure, ONONO structure, ONONONO structure, SONOS (silicon-silicon oxide-silicon nitride-silicon oxide-silicon) structure, BE-SONOS structure, TANOS Structure, MA BE-SONOS structure and its combination. The channel layer 118' may include a semiconductor material, such as a doped semiconductor material or an undoped semiconductor material. In one embodiment, the channel layer 118' may include polysilicon, such as doped polysilicon or undoped polysilicon.

請參照第9圖,絕緣堆疊結構102’上的記憶膜117與通道層118’被移除以暴露絕緣堆疊結構102’之頂部,且形成在X-Y平面上平坦的頂部表面。通道層118’可包含如第1圖繪示之虛設通道層118、通道層118A等。在此處理階段,位於第一孔137、第二孔138與第三孔139底部之通道層118’與記憶膜117被移除以暴露出介電層136。換言之,位於第一孔137、第二孔138與第三孔139底部之通道層118/118A未相連,以避免漏電流路徑 (current leakage path)。通道層118/118A可具有管狀且具有兩開放的端部。在一實施例中,絕緣堆疊結構102’上的記憶膜117、絕緣堆疊結構102’上的通道層118’與第一孔137、第二孔138和第三孔139底部之通道層118’、記憶膜117之移除可藉由回蝕(etching-back)處理來進行。Referring to FIG. 9, the memory film 117 and the channel layer 118' on the insulating stacked structure 102' are removed to expose the top of the insulating stacked structure 102' and form a flat top surface on the X-Y plane. The channel layer 118' may include the dummy channel layer 118, the channel layer 118A, etc. as shown in FIG. 1. In this processing stage, the channel layer 118' and the memory film 117 at the bottom of the first hole 137, the second hole 138 and the third hole 139 are removed to expose the dielectric layer 136. In other words, the channel layers 118/118A at the bottom of the first hole 137, the second hole 138 and the third hole 139 are not connected to avoid current leakage paths. The channel layer 118/118A may have a tube shape and have two open ends. In one embodiment, the memory film 117 on the insulating stacked structure 102', the channel layer 118' on the insulating stacked structure 102', and the channel layer 118' at the bottom of the first hole 137, the second hole 138, and the third hole 139, The removal of the memory film 117 can be performed by etching-back processing.

請參照第10圖,絕緣膜119形成於第一孔137、第二孔138與第三孔139中。絕緣膜119可包含介電材料,介電材料包含氧化物,例如氧化矽。在一實施例中,絕緣膜119可藉由以下步驟來形成:在絕緣堆疊結構102’上沉積絕緣膜119,且填充第一孔137、第二孔138與第三孔139;移除絕緣堆疊結構102’上的絕緣膜119以暴露絕緣堆疊結構102’之頂表面141,例如是藉由化學機械平坦化(chemical-mechanical planarization)處理或回蝕處理;第一開孔142、第二開孔143與第三開孔144分別形成於第一孔137、第二孔138與第三孔139中的絕緣膜119中,例如是藉由溼式蝕刻或乾式蝕刻。第一開孔142、第二開孔143與第三開孔144沿著Z方向延伸且暴露第一孔137、第二孔138與第三孔139中的絕緣膜119之側壁。在一實施例中,用以形成第一開孔142、第二開孔143與第三開孔144之蝕刻處理可停止於絕緣膜119。在一實施例中,第一開孔142、第二開孔143與第三開孔144可分別位於第一孔137、第二孔138與第三孔139的中央。Referring to FIG. 10, the insulating film 119 is formed in the first hole 137, the second hole 138, and the third hole 139. The insulating film 119 may include a dielectric material, and the dielectric material includes an oxide, such as silicon oxide. In one embodiment, the insulating film 119 can be formed by the following steps: depositing the insulating film 119 on the insulating stacked structure 102', and filling the first hole 137, the second hole 138, and the third hole 139; removing the insulating stack The insulating film 119 on the structure 102' exposes the top surface 141 of the insulating stacked structure 102', for example, by chemical-mechanical planarization processing or etch back processing; the first opening 142, the second opening 143 and the third opening 144 are respectively formed in the insulating film 119 in the first hole 137, the second hole 138 and the third hole 139, for example, by wet etching or dry etching. The first opening 142, the second opening 143 and the third opening 144 extend along the Z direction and expose the sidewalls of the insulating film 119 in the first hole 137, the second hole 138 and the third hole 139. In one embodiment, the etching process for forming the first opening 142, the second opening 143 and the third opening 144 can be stopped at the insulating film 119. In an embodiment, the first opening 142, the second opening 143 and the third opening 144 may be located at the center of the first hole 137, the second hole 138 and the third hole 139, respectively.

在一實施例中,在任意一個X-Y平面(此X-Y平面和第一開孔142、第二開孔143與第三開孔144交錯)上,第一開孔142的橫向剖面尺寸小於第二開孔143的橫向剖面尺寸,第一開孔142的橫向剖面尺寸小於第三開孔144的橫向剖面尺寸,第二開孔143的橫向剖面尺寸大致和第三開孔144的橫向剖面尺寸相同。In one embodiment, on any XY plane (the XY plane is intersected with the first opening 142, the second opening 143 and the third opening 144), the transverse cross-sectional size of the first opening 142 is smaller than that of the second opening. The transverse cross-sectional size of the hole 143, the transverse cross-sectional size of the first opening 142 is smaller than the transverse cross-sectional size of the third opening 144, and the transverse cross-sectional size of the second opening 143 is approximately the same as the transverse cross-sectional size of the third opening 144.

請參照第11圖,絕緣柱125分別形成於第一開孔142、第二開孔143與第三開孔144中。絕緣柱125可包含絕緣材料,絕緣材料包含氮化物,例如氮化矽。絕緣柱125可藉由沉積處理來形成,例如是藉由化學氣相沉積處理。Referring to FIG. 11, the insulating pillars 125 are formed in the first opening 142, the second opening 143, and the third opening 144, respectively. The insulating pillar 125 may include an insulating material, and the insulating material includes a nitride, such as silicon nitride. The insulating pillar 125 may be formed by a deposition process, for example, a chemical vapor deposition process.

請參照第12圖,源極/汲極柱123和源極/汲極柱124形成於第一開孔142中的絕緣柱125之相對側。絕緣柱125使源極/汲極柱123隔離於源極/汲極柱124彼此。源極/汲極柱123和源極/汲極柱124可以以下步驟來形成:在第一開孔142中的絕緣柱125之相對側形成兩個窄開孔,該些窄開孔可使通道層118A之側壁、及/或絕緣柱125之側壁暴露;源極/汲極柱123和源極/汲極柱124分別形成於窄開孔中以填滿該些窄開孔。在一實施例中,窄開孔可藉由蝕刻處理來形成,例如是藉由溼式蝕刻或乾式蝕刻。窄開孔可彼此不重疊。在一實施例中,源極/汲極柱123和源極/汲極柱124可藉由沉積處理來形成,例如是藉由化學氣相沉積處理。源極/汲極柱123和源極/汲極柱124可包含摻雜的半導體材料,例如N+多晶矽,或可包含未摻雜的半導體材料。在源極/汲極柱123和源極/汲極柱124之間設置絕緣柱125有助於提升製程視窗(process window)以避免衝穿(PLG-to-PLG punch)發生。Please refer to FIG. 12, the source/drain post 123 and the source/drain post 124 are formed on opposite sides of the insulating post 125 in the first opening 142. The insulating pillar 125 isolates the source/drain pillars 123 from the source/drain pillars 124 from each other. The source/drain post 123 and the source/drain post 124 can be formed by the following steps: two narrow openings are formed on the opposite side of the insulating post 125 in the first opening 142, and these narrow openings can make the channel The sidewalls of the layer 118A and/or the sidewalls of the insulating pillars 125 are exposed; the source/drain pillars 123 and the source/drain pillars 124 are respectively formed in the narrow openings to fill the narrow openings. In one embodiment, the narrow opening can be formed by etching, for example, wet etching or dry etching. The narrow openings may not overlap each other. In an embodiment, the source/drain pillars 123 and the source/drain pillars 124 may be formed by a deposition process, such as a chemical vapor deposition process. The source/drain pillar 123 and the source/drain pillar 124 may include a doped semiconductor material, such as N+ polysilicon, or may include an undoped semiconductor material. Disposing the insulating pillar 125 between the source/drain pillar 123 and the source/drain pillar 124 helps to increase the process window to avoid the occurrence of PLG-to-PLG punch.

請參照第13圖,溝槽145形成於絕緣堆疊結構102’中。溝槽145在Z方向上通過絕緣堆疊結構102’。溝槽145使絕緣堆疊結構102’與多晶半導體層126之側壁暴露。在一實施例中,可對絕緣堆疊結構102’進行蝕刻處理,例如是藉由溼式蝕刻或乾式蝕刻,以形成溝槽145,且使蝕刻處理停止於多晶半導體層126。Referring to FIG. 13, the trench 145 is formed in the insulating stacked structure 102'. The trench 145 passes through the insulating stacked structure 102' in the Z direction. The trench 145 exposes the sidewalls of the insulating stacked structure 102' and the polycrystalline semiconductor layer 126. In one embodiment, the insulating stacked structure 102' may be etched, such as wet etching or dry etching, to form the trench 145, and the etching process is stopped at the polycrystalline semiconductor layer 126.

請參照第14圖,透過溝槽145進行蝕刻處理以移除部分的第二絕緣層110’ (即第一孔137與第二孔138周圍的第二絕緣層110’),以形成第三絕緣層111’之間的空間。在一實施例中,蝕刻處理可使用熱磷酸(phosphoric acid; H 3PO 4)。藉由控制蝕刻處理的時間,可使部分的第二絕緣層110’ (即第一孔137與第二孔138周圍的第二絕緣層110’)被移除,同時保留其他部分的第二絕緣層110’ (即第三孔139周圍的第二絕緣層110’)。換言之,第三孔139周圍的第二絕緣層110’不會在蝕刻處理中被移除。然後,介電膜146可襯裡式地形成於第三絕緣層111’之間的空間中。導電材料147,例如鎢,可形成以填充第三絕緣層111’之間的空間,以形成如第1圖所示之導電膜104與導電階梯層106。介電膜146可包含儲存層與阻擋層(未繪示)。介電膜146可包含高介電常數(high-k)材料。在一實施例中,導電膜104可做為閘極。在一實施例中,介電膜146與導電膜104可藉由HKMG (High-k Metal Gate)製程來形成。包含於第14圖之製程可被理解為閘極取代(gate replacement)製程。 Referring to FIG. 14, an etching process is performed through the trench 145 to remove part of the second insulating layer 110' (that is, the second insulating layer 110' around the first hole 137 and the second hole 138) to form a third insulating layer. The space between the layers 111'. In one embodiment, the etching process may use phosphoric acid (H 3 PO 4 ). By controlling the time of the etching process, part of the second insulating layer 110' (that is, the second insulating layer 110' around the first hole 137 and the second hole 138) can be removed, while leaving other parts of the second insulating layer 110' The layer 110' (ie, the second insulating layer 110' around the third hole 139). In other words, the second insulating layer 110' around the third hole 139 will not be removed during the etching process. Then, the dielectric film 146 may be linedly formed in the space between the third insulating layers 111'. The conductive material 147, such as tungsten, may be formed to fill the space between the third insulating layers 111' to form the conductive film 104 and the conductive step layer 106 as shown in FIG. 1. The dielectric film 146 may include a storage layer and a barrier layer (not shown). The dielectric film 146 may include a high-k material. In an embodiment, the conductive film 104 can be used as a gate electrode. In one embodiment, the dielectric film 146 and the conductive film 104 can be formed by a HKMG (High-k Metal Gate) process. The process included in Figure 14 can be understood as a gate replacement process.

在一實施例中,記憶裝置10之記憶層可包含第14圖所示之記憶膜117與介電膜146。也就是說,介電膜146可做為記憶材料。記憶層可包含記憶體技術領域中已知的任意電荷捕捉結構,例如ONO結構、ONONO結構、ONONONO結構、SONOS結構、BE-SONOS結構、TANOS結構、MA BE-SONOS結構及其組合等。電荷捕捉結構可使用氮化物例如氮化矽,或是其他類似的高介電常數物質包括金屬氧化物,例如三氧化二鋁(Al 2O 3)、氧化鋯(HfO 2)等。記憶胞可定義在記憶層中。舉例來說,在記憶層包含記憶膜117與介電膜146的情況下,記憶膜117可理解為穿隧氧化層,記憶膜117可包含二氧化矽(SiO 2)或者僅包含二氧化矽;而介電膜146可做為記憶材料,介電膜146可包含記憶體技術領域中已知的多層記憶材料,例如三氧化二鋁、氮化鈦(TiN)、ONO結構、ONONO結構、ONONONO結構、SONOS結構、BE-SONOS結構、TANOS結構、MA BE-SONOS結構及其組合等。 In one embodiment, the memory layer of the memory device 10 may include the memory film 117 and the dielectric film 146 shown in FIG. 14. In other words, the dielectric film 146 can be used as a memory material. The memory layer may include any charge trapping structure known in the field of memory technology, such as ONO structure, ONONO structure, ONONONO structure, SONOS structure, BE-SONOS structure, TANOS structure, MA BE-SONOS structure, and combinations thereof. The charge trapping structure can use nitrides such as silicon nitride, or other similar high dielectric constant materials including metal oxides, such as aluminum oxide (Al 2 O 3 ), zirconium oxide (HfO 2 ), and the like. Memory cells can be defined in the memory layer. For example, when the memory layer includes the memory film 117 and the dielectric film 146, the memory film 117 can be understood as a tunneling oxide layer, and the memory film 117 can include silicon dioxide (SiO 2 ) or only silicon dioxide; The dielectric film 146 can be used as a memory material, and the dielectric film 146 can include a multilayer memory material known in the memory technology field, such as aluminum oxide, titanium nitride (TiN), ONO structure, ONONO structure, ONONONO structure , SONOS structure, BE-SONOS structure, TANOS structure, MA BE-SONOS structure and their combinations, etc.

然後,絕緣條103形成以填充溝槽145,例如藉由沉積處理。Then, the insulating strip 103 is formed to fill the trench 145, for example, by a deposition process.

請參照第15圖,導電柱114形成於第二孔138與第三孔139中的絕緣膜119中。導電柱114沿著Z方向延伸、通過介電層136、且接觸半導體裝置129,例如是接觸第三下金屬層(BM3)。導電柱114可包含導電材料,例如鎢。在一實施例中,導電柱114可藉由以下步驟來形成:藉由蝕刻處理,例如是藉由溼式蝕刻或乾式蝕刻,來移除形成於第二開孔143與第三開孔144中的絕緣柱125 (如第10-11圖所示);蝕刻處理可停止於介電層136的底表面148;藉由蝕刻處理形成深開孔;藉由沉積處理使導電柱114分別形成於深開孔中,例如是藉由化學氣相沉積處理。導電柱114電性連接於半導體裝置129。在此處理階段中,形成於第二孔138中的導電柱114可理解為第1圖所示之階梯結構101中的導電柱114,且形成於第三孔139中的導電柱114可理解為第1圖所示之絕緣堆疊結構102A中的導電柱114。Referring to FIG. 15, the conductive pillar 114 is formed in the insulating film 119 in the second hole 138 and the third hole 139. The conductive pillar 114 extends along the Z direction, passes through the dielectric layer 136, and contacts the semiconductor device 129, for example, contacts the third lower metal layer (BM3). The conductive pillar 114 may include a conductive material, such as tungsten. In one embodiment, the conductive pillars 114 may be formed by the following steps: by etching, for example, by wet etching or dry etching, removing formed in the second opening 143 and the third opening 144 The insulating pillars 125 (as shown in Figures 10-11); the etching process can be stopped at the bottom surface 148 of the dielectric layer 136; the deep openings are formed by the etching process; the conductive pillars 114 are respectively formed in the deep through the deposition process In the opening, for example, chemical vapor deposition is used. The conductive pillar 114 is electrically connected to the semiconductor device 129. In this processing stage, the conductive pillar 114 formed in the second hole 138 can be understood as the conductive pillar 114 in the stepped structure 101 shown in FIG. 1, and the conductive pillar 114 formed in the third hole 139 can be understood as The conductive pillar 114 in the insulating stacked structure 102A shown in FIG. 1.

本揭露提供記憶裝置,其具有被虛設通道層圍繞之位元線接觸、源極線接觸及/或字元線接觸,且位元線接觸、源極線接觸及/或字元線接觸可被管狀元件保護與電性絕緣。由於具有這樣的配置,可省略記憶裝置中用以使位元線接觸、源極線接觸及/或字元線接觸電性絕緣之額外的隔離區,可提升記憶裝置之空間效率、可降低生產成本、可提升記憶裝置之設計自由度,且可改善製程整合度。此外,本揭露提供具有多晶半導體層之記憶裝置,多晶半導體層用來作為蝕刻停止層,多晶半導體層有助於提升用於柱元件之孔的均勻度,且同時可提升蝕刻處理之可控性。The present disclosure provides a memory device that has bit line contacts, source line contacts, and/or word line contacts surrounded by a dummy channel layer, and the bit line contacts, source line contacts, and/or word line contacts can be The tubular element is protected and electrically insulated. Due to this configuration, additional isolation regions for electrically insulating bit line contacts, source line contacts, and/or word line contacts in the memory device can be omitted, which can improve the space efficiency of the memory device and reduce production Cost, can increase the design freedom of the memory device, and can improve the process integration. In addition, the present disclosure provides a memory device with a polycrystalline semiconductor layer. The polycrystalline semiconductor layer is used as an etch stop layer. The polycrystalline semiconductor layer helps to improve the uniformity of the holes used for the pillar elements and at the same time can improve the etching process. Controllable.

應注意的是,如上所述之圖式、結構和步驟,是用以敘述本揭露之部分實施例或應用例,本揭露並不限制於上述結構和步驟之範圍與應用態樣。其他不同結構態樣之實施例,例如不同內部組件的已知構件都可應用,其示例之結構和步驟可根據實際應用之需求而調整。因此圖式之結構僅用以舉例說明之,而非用以限制本發明。通常知識者當知,應用本揭露之相關結構和步驟過程,例如半導體結構中的相關元件和層的排列方式或構型,或製造步驟細節等,都可能依實際應用樣態所需而可能有相應的調整和變化。It should be noted that the above-mentioned drawings, structures and steps are used to describe some embodiments or application examples of the present disclosure, and the present disclosure is not limited to the scope and application of the above-mentioned structures and steps. Other embodiments with different structural aspects, such as known components of different internal components, can be applied, and the structure and steps of the examples can be adjusted according to actual application requirements. Therefore, the structure of the drawings is only used for illustration, not for limiting the present invention. Generally, the knowledgeable person should know that the relevant structures and steps of the application of the present disclosure, such as the arrangement or configuration of the relevant elements and layers in the semiconductor structure, or the details of the manufacturing steps, may be required by the actual application. Adjust and change accordingly.

綜上所述,雖然本發明已以實施例揭露如上,然而其並非用以限定本發明。本發明所屬技術領域中具有通常知識者,在不脫離本發明之精神和範圍前提下,當可作各種之更動與潤飾。因此,本發明之保護範圍當視後附之申請專利範圍所界定者為準。In summary, although the present invention has been disclosed in the above embodiments, it is not intended to limit the present invention. Those with ordinary knowledge in the technical field of the present invention can make various changes and modifications without departing from the spirit and scope of the present invention. Therefore, the protection scope of the present invention shall be subject to those defined by the attached patent application scope.

10:記憶裝置 S:堆疊結構 100,100A,100B,100C:主堆疊結構 101,101A,101B,101C,101D,101E,101F,101G:階梯結構 102,102A,102':絕緣堆疊結構 103:絕緣條 104:導電膜 105:第一絕緣層 106:導電階梯層 107:絕緣階梯層 108,120,121,140,148:底表面 109,141:頂表面 110,110':第二絕緣層 111,111':第三絕緣層 112:柱體結構 113:管狀元件 114:導電柱 115:階梯部 116:導電插塞 117,417:記憶膜 118:虛設通道層 118A,118B,118':通道層 119:絕緣膜 122,122A:柱元件 123,124:源極/汲極柱 125:絕緣柱 126:多晶半導體層 127:上導電柱端部 128:下導電柱端部 129:半導體裝置 130:導電層 136:介電層 137:第一孔 138:第二孔 139:第三孔 142:第一開孔 143:第二開孔 144:第三開孔 145:溝槽 146:介電膜 147:導電材料 161,192:電晶體 163,165,194:下導電結構 171,173,181,183,191:上導電結構 X,Y,Z:方向10: Memory device S: Stacked structure 100, 100A, 100B, 100C: main stack structure 101, 101A, 101B, 101C, 101D, 101E, 101F, 101G: ladder structure 102, 102A, 102': Insulation stack structure 103: Insulation strip 104: conductive film 105: first insulating layer 106: conductive step layer 107: Insulation step layer 108, 120, 121, 140, 148: bottom surface 109,141: top surface 110, 110': second insulating layer 111,111': third insulating layer 112: Cylinder structure 113: Tubular element 114: Conductive column 115: Step 116: conductive plug 117,417: Memory film 118: Dummy channel layer 118A, 118B, 118': channel layer 119: Insulating film 122, 122A: Column element 123,124: source/drain column 125: Insulating column 126: Polycrystalline semiconductor layer 127: Upper conductive column end 128: Lower conductive column end 129: Semiconductor Devices 130: conductive layer 136: Dielectric layer 137: The first hole 138: second hole 139: The third hole 142: first opening 143: second opening 144: third opening 145: groove 146: Dielectric film 147: Conductive materials 161,192: Transistor 163, 165, 194: lower conductive structure 171, 173, 181, 183, 191: upper conductive structure X, Y, Z: direction

第1圖係繪示根據本發明之一實施例之記憶裝置的示意立體圖; 第2A圖係繪示根據本發明之一實施例之記憶裝置的示意立體圖; 第2B圖係繪示第1圖所示之絕緣堆疊結構中的多個柱體結構中的一者; 第2C圖係繪示第1圖所示之階梯結構中的多個柱體結構中的一者; 第3圖係繪示根據本發明之一實施例之主堆疊結構的示意俯視圖; 第4圖係繪示根據本發明之一實施例之記憶裝置的示意立體圖; 第5圖係繪示根據本發明之一實施例之記憶裝置的示意俯視圖;及 第6-15圖係示例性繪示用以製造根據本發明之一實施例之記憶裝置之方法。 Figure 1 is a schematic perspective view of a memory device according to an embodiment of the present invention; Figure 2A is a schematic perspective view of a memory device according to an embodiment of the present invention; FIG. 2B shows one of a plurality of pillar structures in the insulating stacked structure shown in FIG. 1; Figure 2C shows one of the multiple pillar structures in the stepped structure shown in Figure 1; Figure 3 is a schematic top view of a main stack structure according to an embodiment of the present invention; Figure 4 is a schematic perspective view of a memory device according to an embodiment of the present invention; Figure 5 is a schematic top view of a memory device according to an embodiment of the present invention; and FIGS. 6-15 are exemplary illustrations of a method for manufacturing a memory device according to an embodiment of the present invention.

10:記憶裝置 10: Memory device

S:堆疊結構 S: Stacked structure

100,100A:主堆疊結構 100, 100A: Main stack structure

101,101A,101B,101C:階梯結構 101, 101A, 101B, 101C: ladder structure

102,102A:絕緣堆疊結構 102, 102A: Insulation stack structure

103:絕緣條 103: Insulation strip

106:導電階梯層 106: conductive step layer

107:絕緣階梯層 107: Insulation step layer

121:底表面 121: bottom surface

110:第二絕緣層 110: second insulating layer

111:第三絕緣層 111: third insulating layer

112:柱體結構 112: Cylinder structure

113:管狀元件 113: Tubular element

114:導電柱 114: Conductive column

116:導電插塞 116: conductive plug

122:柱元件 122: Column element

126:多晶半導體層 126: Polycrystalline semiconductor layer

127:上導電柱端部 127: Upper conductive column end

129:半導體裝置 129: Semiconductor Devices

130:導電層 130: conductive layer

161,192:電晶體 161,192: Transistor

163,165,194:下導電結構 163, 165, 194: lower conductive structure

171,173,181,183,191:上導電結構 171, 173, 181, 183, 191: upper conductive structure

X,Y,Z:方向 X, Y, Z: direction

Claims (10)

一種記憶裝置,包含: 一堆疊結構; 一管狀元件,包含一虛設(dummy)通道層,且該管狀元件貫穿該堆疊結構; 一導電柱,被該管狀元件圍繞,且該導電柱延伸超過該虛設通道層之一底表面;以及 多個記憶胞,在該堆疊結構中並電性連接至該導電柱。 A memory device including: A stacked structure; A tubular element including a dummy channel layer, and the tubular element penetrates the stacked structure; A conductive pillar surrounded by the tubular element, and the conductive pillar extends beyond a bottom surface of the dummy channel layer; and A plurality of memory cells are electrically connected to the conductive pillar in the stacked structure. 如請求項1所述之記憶裝置,其中該虛設通道層具有一管狀,該管狀元件更包含: 一記憶膜,其中該虛設通道層係介於該記憶膜與該導電柱之間,其中該記憶膜具有一管狀;及 一絕緣膜,該絕緣膜係介於該導電柱與該虛設通道層之間, 其中該絕緣膜具有一管狀。 The memory device according to claim 1, wherein the dummy channel layer has a tubular shape, and the tubular element further includes: A memory film, wherein the dummy channel layer is between the memory film and the conductive pillar, wherein the memory film has a tube shape; and An insulating film between the conductive pillar and the dummy channel layer, The insulating film has a tube shape. 如請求項1所述之記憶裝置,其中該導電柱係做為用於該些記憶胞之一位元線接觸結構(contact)、一源極線接觸結構或一字元線接觸結構。The memory device according to claim 1, wherein the conductive pillar is used as a bit line contact structure (contact), a source line contact structure or a word line contact structure for the memory cells. 如請求項1所述之記憶裝置,更包含位於下方之一半導體裝置,且該半導體裝置電性連接至該導電柱之一下導電柱端部,其中該半導體裝置包含一位元線開關(switch)或一源極線開關。The memory device according to claim 1, further comprising a semiconductor device located below, and the semiconductor device is electrically connected to a lower conductive pillar end of the conductive pillar, wherein the semiconductor device comprises a bit line switch (switch) Or a source line switch. 如請求項1所述之記憶裝置,其中該堆疊結構包含一絕緣堆疊結構,該管狀元件與該導電柱通過該絕緣堆疊結構,該記憶裝置更包含位於上方之一導電層電性連接於該些記憶胞與該導電柱之一上導電柱端部之間,其中該導電柱係做為一位元線接觸結構或一源極線接觸結構。The memory device according to claim 1, wherein the stacked structure includes an insulating stacked structure, the tubular element and the conductive pillar pass through the insulating stacked structure, and the memory device further includes an upper conductive layer electrically connected to the Between the memory cell and one of the upper conductive column ends of the conductive column, the conductive column is used as a bit line contact structure or a source line contact structure. 如請求項5所述之記憶裝置,其中該導電層包含一區域位元線(local bit line)與一全域位元線(global bit line),該區域位元線透過該絕緣堆疊結構中的該導電柱電性連接於該全域位元線。The memory device according to claim 5, wherein the conductive layer includes a local bit line and a global bit line, and the local bit line passes through the insulating stack structure The conductive pillar is electrically connected to the global bit line. 如請求項1所述之記憶裝置,其中該堆疊結構包含一絕緣堆疊結構,該記憶裝置更包含一下導電結構與多個柱體結構,該下導電結構位於該絕緣堆疊結構之下,該些柱體結構中的每一者包含該管狀元件與該導電柱,且該些柱體結構中的每一者通過該絕緣堆疊結構,該些導電柱之多個下導電柱端部藉由該下導電結構彼此電性連接。The memory device according to claim 1, wherein the stacked structure includes an insulating stacked structure, the memory device further includes a lower conductive structure and a plurality of pillar structures, the lower conductive structure is located under the insulating stacked structure, and the pillars Each of the body structures includes the tubular element and the conductive pillar, and each of the pillar structures passes through the insulating stack structure, and the plurality of lower conductive pillar ends of the conductive pillars are electrically conductive through the lower conductive pillars. The structures are electrically connected to each other. 如請求項1所述之記憶裝置,其中該堆疊結構包含一階梯結構,該階梯結構包含多個導電階梯層,該記憶裝置更包含一導電插塞,該導電插塞電性連接且設置於該些導電階梯層中的一導電階梯層上,其中該管狀元件通過該些導電階梯層中的該一導電階梯層。The memory device according to claim 1, wherein the stacked structure includes a stepped structure, the stepped structure includes a plurality of conductive stepped layers, and the memory device further includes a conductive plug that is electrically connected to and disposed on the On a conductive stepped layer of the conductive stepped layers, wherein the tubular element passes through the conductive stepped layer of the conductive stepped layers. 如請求項8所述之記憶裝置,其中該管狀元件與該導電柱更通過另一導電階層,該另一導電階層位於該一導電階層之下。The memory device according to claim 8, wherein the tubular element and the conductive pillar further pass through another conductive level, and the other conductive level is located below the one conductive level. 如請求項8所述之記憶裝置,更包含位於上方之一導電層,且該導電層電性連接於導電插塞與該導電柱之間。The memory device according to claim 8, further comprising a conductive layer located above, and the conductive layer is electrically connected between the conductive plug and the conductive pillar.
TW109130021A 2020-09-02 2020-09-02 Memory device TWI738489B (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
TW109130021A TWI738489B (en) 2020-09-02 2020-09-02 Memory device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
TW109130021A TWI738489B (en) 2020-09-02 2020-09-02 Memory device

Publications (2)

Publication Number Publication Date
TWI738489B true TWI738489B (en) 2021-09-01
TW202211384A TW202211384A (en) 2022-03-16

Family

ID=78777940

Family Applications (1)

Application Number Title Priority Date Filing Date
TW109130021A TWI738489B (en) 2020-09-02 2020-09-02 Memory device

Country Status (1)

Country Link
TW (1) TWI738489B (en)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI794974B (en) * 2021-09-15 2023-03-01 旺宏電子股份有限公司 3d and flash memory device and method of fabricating the same
US12052869B2 (en) 2021-09-15 2024-07-30 Macronix International Co., Ltd. 3D AND flash memory device and method of fabricating the same

Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180240811A1 (en) * 2017-02-21 2018-08-23 Samsung Electronics Co., Ltd. Vertical semiconductor memory device structures including vertical channel structures and vertical dummy structures
US20180247953A1 (en) * 2016-05-23 2018-08-30 SK Hynix Inc. Semiconductor device and manufacturing method thereof

Patent Citations (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20180247953A1 (en) * 2016-05-23 2018-08-30 SK Hynix Inc. Semiconductor device and manufacturing method thereof
US20180240811A1 (en) * 2017-02-21 2018-08-23 Samsung Electronics Co., Ltd. Vertical semiconductor memory device structures including vertical channel structures and vertical dummy structures

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
TWI794974B (en) * 2021-09-15 2023-03-01 旺宏電子股份有限公司 3d and flash memory device and method of fabricating the same
US12052869B2 (en) 2021-09-15 2024-07-30 Macronix International Co., Ltd. 3D AND flash memory device and method of fabricating the same

Also Published As

Publication number Publication date
TW202211384A (en) 2022-03-16

Similar Documents

Publication Publication Date Title
US11205656B2 (en) Trench structures for three-dimensional memory devices
CN114203717B (en) Memory device
KR102612259B1 (en) Three-dimensional NOR array comprising vertical word lines and individual channels and methods for manufacturing the same
US9716062B2 (en) Multilevel interconnect structure and methods of manufacturing the same
US20200194447A1 (en) Contact structures for three-dimensional memory device
US20150200199A1 (en) Semiconductor memory device and method for manufacturing same
TW201810533A (en) Method for manufacturing semiconductor device
TWI782391B (en) Bottom selective gate contact for center stepped structure in three-dimensional storage device
US11043498B1 (en) Semiconductor memory device
US20090184357A1 (en) Soi based integrated circuit and method for manufacturing
CN113437079A (en) Memory device and method of manufacturing the same
TWI738489B (en) Memory device
US8637919B2 (en) Nonvolatile memory device
US10818688B2 (en) Storage device
KR20150116175A (en) Non-volatile memory device for reducing resistance of source line
US20120238099A1 (en) Method of manufacturing electronic part
US8138536B2 (en) Semiconductor device having cylindrical lower electrode of capacitor and manufacturing method thereof
TWI575714B (en) Three-dimensional memory
US20210257301A1 (en) Semiconductor device and method for fabricating semiconductor device
TW202201755A (en) Memory device and method of manufacturing the same
TW202218056A (en) Three-dimensional memory devices with channel structures having plum blossom shape
TW202226546A (en) Memory device and manufacturing method thereof
TW202228249A (en) Memory device and method for manufacturing the same
TWI832643B (en) Memory device and method for manufacturing the same
TWI753670B (en) Semiconductor device