TWI628919B - Sar analog to digital converter - Google Patents
Sar analog to digital converter Download PDFInfo
- Publication number
- TWI628919B TWI628919B TW106115907A TW106115907A TWI628919B TW I628919 B TWI628919 B TW I628919B TW 106115907 A TW106115907 A TW 106115907A TW 106115907 A TW106115907 A TW 106115907A TW I628919 B TWI628919 B TW I628919B
- Authority
- TW
- Taiwan
- Prior art keywords
- signal
- capacitor array
- capacitor
- sample
- group
- Prior art date
Links
- 239000003990 capacitor Substances 0.000 claims abstract description 150
- 230000000750 progressive effect Effects 0.000 claims abstract description 25
- 238000006243 chemical reaction Methods 0.000 claims description 23
- 238000001514 detection method Methods 0.000 claims description 14
- 238000005070 sampling Methods 0.000 claims description 10
- 238000010586 diagram Methods 0.000 description 9
- 238000003491 array Methods 0.000 description 3
- 230000007423 decrease Effects 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
Landscapes
- Analogue/Digital Conversion (AREA)
Abstract
一種連續漸進式類比數位轉換器包含一取樣保持電路組、一電容陣列組、複數個動態比較器及一SAR控制電路,該取樣保持電路組用以對一類比訊號進行取樣以產生一取樣訊號,該電容陣列組具有一訊號電容陣列及一參考電容陣列,其中該訊號電容陣列具有複數個非二進制排列之電容位元,且至少兩電容位元於一週期中同時進行切換,至少一組電容位元於另一週期中單獨進行切換,該訊號電容陣列輸出一訊號電壓,該參考電容陣列輸出一參考電壓,該動態比較器用以比較該訊號電壓及該參考電壓的電位且輸出一比較訊號,該SAR控制電路根據該些動態比較器之該比較訊號控制該電容陣列組之切換。A continuous progressive analog-to-digital converter includes a sample and hold circuit group, a capacitor array group, a plurality of dynamic comparators, and a SAR control circuit. The sample and hold circuit group is configured to sample a analog signal to generate a sample signal. The capacitor array group has a signal capacitor array and a reference capacitor array, wherein the signal capacitor array has a plurality of non-binary arrayed capacitor bits, and at least two capacitor bits are simultaneously switched in one cycle, at least one set of capacitor bits The signal capacitor array outputs a signal voltage, and the reference capacitor array outputs a reference voltage. The dynamic comparator compares the signal voltage and the potential of the reference voltage and outputs a comparison signal. The SAR control circuit controls switching of the capacitor array group according to the comparison signals of the dynamic comparators.
Description
本發明是關於一種類比數位轉換器,特別是關於一種連續漸進式類比數位轉換器。This invention relates to an analog digital converter, and more particularly to a continuous progressive analog digital converter.
請參閱第1圖,為習知一種連續漸進式類比數位轉換器之電路圖,該連續漸進式類比數位轉換器包含一取樣保持電路、一比較器、一數位類比轉換器及一控制邏輯電路。其中,一類比訊號V IN輸入至該取樣保持電路進行取樣並保持取樣之該電壓,該取樣保持電路所保持之電壓輸入該比較器的正端,該控制邏輯電路使該數位類比轉換器輸出參考電壓至該比較器的負端,該比較器比對保持電壓及參考電壓的大小,並輸出1或0至該控制邏輯電路,該控制邏輯電路儲存該比較器出之比較結果,並根據比較結果決定下一週期之參考電壓的大小,該控制邏輯電路最後輸出數位訊號D 0、D 1…D N-2及D N-1,因此,若為N-bit解析度之類比數位轉換器,則需要N次的比較過程,才能完成一筆資料的轉換。 Please refer to FIG. 1 , which is a circuit diagram of a continuous progressive analog-to-digital converter including a sample and hold circuit, a comparator, a digital analog converter and a control logic circuit. Wherein, a type of analog signal V IN is input to the sample and hold circuit for sampling and maintaining the sampled voltage, and the voltage held by the sample and hold circuit is input to the positive terminal of the comparator, and the control logic circuit causes the digital analog converter to output a reference. Voltage to the negative terminal of the comparator, the comparator compares the magnitude of the voltage and the reference voltage, and outputs 1 or 0 to the control logic circuit, the control logic circuit stores the comparison result of the comparator, and according to the comparison result Determining the magnitude of the reference voltage for the next cycle, the control logic circuit finally outputs the digital signals D 0 , D 1 ... D N-2 and D N-1 , so if it is an analog converter of N-bit resolution, then It takes N comparisons to complete the conversion of a piece of data.
本發明的主要目的在於提供具有一週期中進行兩位元切換之電容位元以及一週期進行一位元切換之電容位元的類比數位轉換器,可在保有高解析度的情況下提高類比數位轉換器的轉換速度,此外,該類比數位轉換器具有非二進制排列之電容陣列,增加了切換時可容錯的範圍,以提高類比數位轉換器的轉換速度。The main object of the present invention is to provide an analog digital converter having a two-element switching capacitor bit in one cycle and a one-element switching capacitor bit in one cycle, which can improve the analog digital position while maintaining high resolution. The conversion speed of the converter. In addition, the analog-to-digital converter has a non-binary array of capacitors, which increases the range of fault tolerance during switching to improve the conversion speed of the analog-to-digital converter.
本發明之一種連續漸進式類比數位轉換器包含一取樣保持電路組、一電容陣列組、複數個動態比較器及一SAR控制電路,該取樣保持電路組接收一類比訊號,且該取樣保持電路組用以對該類比訊號進行取樣,以產生一取樣訊號,該電容陣列組電性連接該些取樣保持電路以接收該取樣訊號,該電容陣列組具有一訊號電容陣列及一參考電容陣列,其中該訊號電容陣列具有複數個非二進制排列之電容位元,且至少兩電容位元於一週期中同時進行切換,至少一組電容位元於另一週期中單獨進行切換,該訊號電容陣列輸出一訊號電壓,該參考電容陣列輸出一參考電壓,該些動態比較器電性連接該電容陣列組以接收該訊號電壓及該參考電壓,該動態比較器用以比較該訊號電壓及該參考電壓的電位,且各該動態比較器輸出一比較訊號,該SAR控制電路電性連接該電容陣列組及該些動態比較器,該SAR控制電路根據該些動態比較器之該比較訊號控制該電容陣列組之切換。A continuous progressive analog-to-digital converter of the present invention includes a sample and hold circuit group, a capacitor array group, a plurality of dynamic comparators, and a SAR control circuit. The sample and hold circuit group receives an analog signal, and the sample and hold circuit group The analog array is configured to generate a sampling signal, and the capacitor array is electrically connected to the sampling and holding circuit to receive the sampling signal, the capacitor array group has a signal capacitor array and a reference capacitor array, wherein the capacitor array The signal capacitor array has a plurality of non-binary arrayed capacitor bits, and at least two capacitor bits are simultaneously switched in one cycle, at least one set of capacitor bits are individually switched in another cycle, and the signal capacitor array outputs a signal a voltage, the reference capacitor array outputs a reference voltage, the dynamic comparators are electrically connected to the capacitor array group to receive the signal voltage and the reference voltage, and the dynamic comparator is configured to compare the signal voltage and the potential of the reference voltage, and Each of the dynamic comparators outputs a comparison signal, and the SAR control circuit is electrically connected to the capacitor Column groups, and the plurality of dynamic comparator, the control circuit switches the capacitive SAR array group based on the comparison of the control signal of the plurality of dynamic comparator.
本發明之該連續漸進式類比數位轉換器同時保有一次兩位元切換之轉換快速及一次一位元切換之高精度轉換的功效,可在保有高解析度的前提下提高轉換的速度,而能適用於無線通訊等須轉換快速的應用中。The continuous progressive analog-to-digital converter of the invention simultaneously maintains the fast conversion of two-bit switching and the high-precision conversion of one-bit switching, and can improve the conversion speed while maintaining high resolution, and can Suitable for applications such as wireless communication that require fast conversion.
請參閱第2圖,為本發明之一實施例,一種連續漸進式類比數位轉換器100的方塊圖,該連續漸進式類比數位轉換器100包含一取樣保持電路組110、一電容陣列組120、複數個動態比較器130、一SAR控制電路140、一暫存器組150、一錯誤偵測電路160、一非二進制代碼轉換電路170、一數位碼取代電路180及一解碼器190。Referring to FIG. 2, a block diagram of a continuous progressive analog-to-digital converter 100 includes a sample and hold circuit group 110, a capacitor array group 120, and an active progressive analog-to-digital converter 100, in accordance with an embodiment of the present invention. A plurality of dynamic comparators 130, a SAR control circuit 140, a register set 150, an error detection circuit 160, a non-binary code conversion circuit 170, a digital code replacement circuit 180, and a decoder 190.
請參閱第2圖,在本實施例中,該連續漸進式類比數位轉換器100為一差動式連續漸進式類比數位轉換器,因此,該取樣保持電路組110具有一第一取樣保持電路111及一第二取樣保持電路112,該第一取樣保持電路111接收一類比訊號V ip,該第二取樣保持電路112接收一反相之類比訊號V in,該第一取樣保持電路111及該第二取樣保持電路112分別對該類比訊號V ip及該反相之類比訊號V in進行取樣及保持,請參閱第3圖,為該第一取樣保持電路111及該第二取樣保持電路112的電路示意圖,其包含有一開關及一充電電容,當時脈訊號CLK導通該開關時該取樣保持電路為取樣階段,一輸入訊號V n對該充電電容進行充電,使充電電容的電位上升至該輸入訊號V n的電位大小,而當時脈訊號CLK關閉該開關時該取樣保持電路為保持階段,該充電電容之輸出電壓V out的電位保持於該輸入訊號V n的電位大小。 Referring to FIG. 2, in the embodiment, the continuous progressive analog-to-digital converter 100 is a differential continuous progressive analog-to-digital converter. Therefore, the sample-and-hold circuit group 110 has a first sample-and-hold circuit 111. And a second sample-and-hold circuit 112, the first sample-and-hold circuit 111 receives an analog signal V ip , and the second sample-and-hold circuit 112 receives an inverting analog signal V in , the first sample-and-hold circuit 111 and the first The second sample and hold circuit 112 samples and holds the analog signal V ip and the inverted analog signal V in respectively. Referring to FIG. 3 , the circuit of the first sample and hold circuit 111 and the second sample and hold circuit 112 . a schematic view, which includes a switch and a charging capacitor, when the clock signal CLK turns on the switch of the sample and hold circuit is sampling phase, an input signal V n to charge the charging capacitor, the potential of the charging capacitor rises to the input signal V n the potential size of the sample and hold circuit when the clock signal CLK to switch off the hold phase, the output voltage V out of the charging capacitor to the potential holding input The potential of the signal V n .
請參閱第2圖,在本實施例中,該電容陣列組120包含有一第一電容陣列組121及一第二電容陣列組122,該第一電容陣列組121具有一訊號電容陣列121a及一參考電位電容陣列121b,該第二電容陣列組122具有一訊號電容陣列122a及一參考電位電容陣列122b,其中,該第一電容陣列組121之該訊號電容陣列121a電性連接該第一取樣保持電路111,以接收該第一取樣保持電路111所保持之該取樣訊號,該第二電容陣列組122之該訊號電容陣列122a電性連接該第二取樣保持電路112,以接收該第二取樣保持電路112所保持之該取樣訊號。Referring to FIG. 2, in the embodiment, the capacitor array group 120 includes a first capacitor array group 121 and a second capacitor array group 122. The first capacitor array group 121 has a signal capacitor array 121a and a reference. The second capacitor array 122 has a signal capacitor array 122a and a reference potential capacitor array 122b. The signal capacitor array 121a of the first capacitor array group 121 is electrically connected to the first sample and hold circuit. The signal capacitor array 122a of the second capacitor array group 122 is electrically connected to the second sample and hold circuit 112 to receive the second sample and hold circuit. The sample signal held by 112.
請參閱第4圖,為該第一電容陣列組121之該訊號電容陣列121a及該第二電容陣列組122之該訊號電容陣列122a的電路圖,其中該第一電容陣列組121之該訊號電容陣列121a及該第二電容陣列組122之該訊號電容陣列122a形成差動對,且兩組電容陣列的作動是相反的,其中一組電容陣列的電壓上升,另一組電容陣列的電壓則下降,這樣的作法能讓訊號的共模電壓保持一致。此外,將該第一電容陣列組121之該訊號電容陣列121a及該第二電容陣列組122之該訊號電容陣列122a的各個電容位元區分為上下兩個部份,可降低開關電路的複雜度並減少了開關電路的負載。Referring to FIG. 4, a circuit diagram of the signal capacitor array 121a of the first capacitor array group 121 and the signal capacitor array 122a of the second capacitor array group 122, wherein the signal capacitor array of the first capacitor array group 121 The signal capacitor array 122a of the second capacitor array group 122 forms a differential pair, and the operation of the two capacitor arrays is reversed, wherein the voltage of one capacitor array rises and the voltage of the other capacitor array decreases. This approach keeps the common-mode voltage of the signal consistent. In addition, the capacitor capacitor array 121a of the first capacitor array group 121 and the capacitor capacitors of the signal capacitor array 122a of the second capacitor array group 122 are divided into upper and lower portions, which can reduce the complexity of the switch circuit. And reduce the load on the switching circuit.
在本實施例中,該訊號電容陣列具有12個電容位元,且12個電容位元之大小排列為512、256、192、96、64、32、16、8、4、4、2及1,可知本發明之電容位元並非二進制排列,。其中之電容位元大小192為傳統二進制之128加上64位元,而電容位元大小96為傳統二進制之64加上32位元,而第二個電容大小為4之電容位元則為冗餘(Redundancy)電容,這樣的作法可增加該訊號電容陣列的可容錯的範圍,進而提升整體類比數位的轉換速度。In this embodiment, the signal capacitor array has 12 capacitor bits, and the 12 capacitor bits are arranged in sizes of 512, 256, 192, 96, 64, 32, 16, 8, 4, 4, 2, and 1. It can be seen that the capacitor bits of the present invention are not binary arrangements. The capacitance bit size 192 is 128 for the traditional binary plus 64 bits, and the size of the capacitor bit 96 is 64 for the conventional binary plus 32 bits, while the second capacitor with a capacitance of 4 is redundant. Redundancy capacitors, which increase the error-tolerant range of the signal capacitor array, thereby increasing the overall analog-to-digital conversion speed.
較佳的,本發明之該訊號電容陣列的前16個電容位元512、256、192、96、64、32、16及8是採用一次兩位元的方式進行單調式(Monotonic)的切換,也就是在一週期中進行兩個電容位元的切換,以控制電壓的上升或下降,而該訊號電容陣列的後4個電容位元4、4、2及1則是採用一次一位元的方式進行切換,也就是在一週期中進行一個電容位元的切換,讓該連續漸進式類比數位轉換器100能同時保有一次兩位元切換之轉換快速及一次一位元切換之高精度轉換的功效。Preferably, the first 16 capacitive bits 512, 256, 192, 96, 64, 32, 16 and 8 of the signal capacitor array of the present invention are monotonically switched in a two-bit manner. That is, switching between two capacitor bits in one cycle to control the rise or fall of the voltage, and the last four capacitor bits 4, 4, 2, and 1 of the signal capacitor array are one bit at a time. The mode is switched, that is, a capacitor bit is switched in a cycle, so that the continuous progressive analog-to-digital converter 100 can simultaneously maintain a fast conversion of two-bit switching and a high-precision conversion of one-bit switching. efficacy.
請參閱第5圖,為該第一電容陣列組121之該參考電位電容陣列121b及該第二電容陣列組122之該參考電位電容陣列122a的電路圖,各該參考電位電容陣列具有6個電容位元,其中20C之電容是用以補償參考電位電容陣列及該訊號電容陣列中之冗餘電容之間的誤差,而96C、20C、8C、3C及1C之電容則用以產生參考電壓V refp、V refn,而參考電壓V refp、V refn進而用以產生參考電位V REF+、V REF-,以供該訊號電容陣列前8個電容位元之一次兩位元之四個電位的比對,四個電位分別為1/2V REF、3/16V REF、1/16V REF及1/64V REF,在本實施例中,V REF+=V refp-V refn、V REF-=V refp+V refn,以利用電容電荷之變化決定電位大小,其中該參考電位電容陣列之運算公式可表示為:V REF+((電容值)/128)*V cm=V refp以及V REF+((電容值)/128)*V cm=V refn,而可藉由調整該些開關得到所述之電位大小。 Referring to FIG. 5, it is a circuit diagram of the reference potential capacitor array 121b of the first capacitor array group 121 and the reference potential capacitor array 122a of the second capacitor array group 122. Each of the reference potential capacitor arrays has six capacitor positions. The capacitance of 20C is used to compensate the error between the reference potential capacitor array and the redundant capacitor in the signal capacitor array, and the capacitors of 96C, 20C, 8C, 3C and 1C are used to generate the reference voltage V refp , V refn , and the reference voltages V refp , V refn are further used to generate reference potentials V REF+ , V REF− for comparison of four potentials of the first two capacitors of the first eight capacitor bits of the signal capacitor array, four The potentials are 1/2V REF , 3/16V REF , 1/16V REF and 1/64V REF , respectively, in this embodiment, V REF+ =V refp -V refn , V REF- =V refp +V refn , using a change in capacitance charge of the determined potential size, wherein the reference calculation equation potential capacitor arrays can be expressed as: V REF + ((capacitance value) / 128) * V cm = V refp and V REF + ((capacitance value) / 128 *V cm =V refn , and the magnitude of the potential can be obtained by adjusting the switches.
請再參閱第2圖,該第一電容陣列組121之該訊號電容陣列121a及該參考電位電容陣列121b與該第二電容陣列組122之該訊號電容陣列122a及該參考電位電容陣列122b之該些訊號電壓及該些參考電壓傳送至該些動態比較器130進行電位之比對,在本實施例中,共具有3個動態比較器,以分別比對該第一電容陣列組121之該訊號電容陣列121a及該參考電位電容陣列121b與該第二電容陣列組122之該訊號電容陣列122a及該參考電位電容陣列122b之該些訊號電壓及該些參考電壓的電位大小,且各該動態比較器130輸出之一比較訊號傳送至該暫存器組150儲存,且該比較訊號傳送至該SAR控制電路140進行判斷,使該SAR控制電路140分別輸出控制訊號至該電容陣列組120及該些動態比較器130進行控制。Please refer to FIG. 2 again, the signal capacitor array 121a of the first capacitor array group 121 and the reference potential capacitor array 121b and the signal capacitor array 122a of the second capacitor array group 122 and the reference potential capacitor array 122b. The signal voltages and the reference voltages are sent to the dynamic comparators 130 for potential comparison. In this embodiment, there are a total of three dynamic comparators to compare the signals to the first capacitor array group 121. The signal voltages of the capacitor array 121a and the reference potential capacitor array 121b and the signal capacitor array 122a of the second capacitor array group 122 and the reference potential capacitor array 122b and the potential magnitudes of the reference voltages, and each of the dynamic comparisons One of the output signals of the device 130 is sent to the register group 150 for storage, and the comparison signal is sent to the SAR control circuit 140 for determination, so that the SAR control circuit 140 outputs control signals to the capacitor array group 120 and the respective The dynamic comparator 130 performs control.
請參閱第2圖,在本實施例中,前8位元是採用一周期切換兩位元的方式,需要三個動態比較器同時進行比較而較容易發生錯誤,而由於其中之一動態比較器會輸出一比較訊號及該比較訊號的反相訊號,因此,可藉此偵測該些動態比較器是否發生錯誤,其中若該比較訊號及其反相訊號均為低電位時則代表發生錯誤。較佳的,本發明藉由該錯誤偵測電路160由該暫存器組150擷取該比較訊號及反相之該比較訊號進行錯誤偵測,並將一錯誤偵測訊號傳送至該數位碼取代電路180。Referring to FIG. 2, in the embodiment, the first 8 bits are switched by two cycles in one cycle, and three dynamic comparators are needed for comparison at the same time, and errors are more likely to occur, and one of the dynamic comparators is A comparison signal and an inverted signal of the comparison signal are outputted. Therefore, it is possible to detect whether the dynamic comparators have an error. If the comparison signal and its inverted signal are both low, it indicates that an error has occurred. Preferably, the error detection circuit 160 captures the comparison signal and the inverted comparison signal from the register group 150 for error detection, and transmits an error detection signal to the digital code. Replace the circuit 180.
請參閱第2圖,該非二進制代碼轉換電路170由該暫存器組150接收該些比較訊號,由於該訊號電容陣列共具有12個電容位元,該非二進制代碼轉換電路170根據該些比較訊號輸出一12位元之非二進制數位訊號,且該非二進制代碼轉換電路170將該非二進制數位訊號傳送至該錯誤碼取代電路。Referring to FIG. 2, the non-binary code conversion circuit 170 receives the comparison signals from the register group 150. Since the signal capacitor array has a total of 12 capacitance bits, the non-binary code conversion circuit 170 outputs the comparison signals according to the comparison signals. A 12-bit non-binary digit signal, and the non-binary code conversion circuit 170 transmits the non-binary digit signal to the error code replacement circuit.
請參閱第2圖,該數位碼取代電路180接收該錯誤偵測電路160之該錯誤偵測訊號及該非二進制代碼轉換電路170之該非二進制數位訊號,並根據該錯誤偵測訊號修正該非二進制數位訊號,若中顯示有發生錯誤,例如該錯誤偵測訊號顯示第8位元發生錯誤時,代表著後續比較之7個位元均為錯誤之比較,因此該數位碼取代電路180直接以一預測之數據取代該非二進制數位訊號的8個位元,這樣的作法可避免該連續漸進式類比數位轉換器100因錯誤之比較而停止運作,以大幅地增加該連續漸進式類比數位轉換器100的轉換速度。Referring to FIG. 2, the digital code replacement circuit 180 receives the error detection signal of the error detection circuit 160 and the non-binary digital signal of the non-binary code conversion circuit 170, and corrects the non-binary digital signal according to the error detection signal. If an error occurs in the display, for example, if the error detection signal indicates that the 8th bit has an error, the 7 bits representing the subsequent comparison are all errors, so the digital code replaces the circuit 180 directly with a prediction. The data replaces the 8 bits of the non-binary digital signal. This way, the continuous progressive analog digital converter 100 can be prevented from being stopped due to the error comparison, so as to greatly increase the conversion speed of the continuous progressive analog digital converter 100. .
請參閱第2圖,該解碼器190由該數位碼取代電路180接收該非二進制數位訊號,由於該非二進制數位訊號中還包含了冗餘電容及額外加入的有效位元,因此,該解碼器190將12位元之該非二進制數位訊號轉換為一10位元二進制數位訊號Digital。Referring to FIG. 2, the decoder 190 receives the non-binary digit signal by the digit code replacement circuit 180. Since the non-binary digit signal further includes a redundant capacitor and an additional valid bit, the decoder 190 will The 12-bit non-binary digit signal is converted to a 10-bit binary digit signal Digital.
本發明之該連續漸進式類比數位轉換器100同時保有一次兩位元切換之轉換快速及一次一位元切換之高精度轉換的功效,可在保有高解析度的前提下提高轉換的速度,而能適用於無線通訊等須轉換快速的應用中。The continuous progressive analog-to-digital converter 100 of the present invention simultaneously maintains the fast conversion of two-bit switching and the high-precision conversion of one-bit switching, and can improve the conversion speed while maintaining high resolution. It can be applied to applications such as wireless communication that require fast conversion.
本發明之保護範圍當視後附之申請專利範圍所界定者為準,任何熟知此項技藝者,在不脫離本發明之精神和範圍內所作之任何變化與修改,均屬於本發明之保護範圍。The scope of the present invention is defined by the scope of the appended claims, and any changes and modifications made by those skilled in the art without departing from the spirit and scope of the invention are within the scope of the present invention. .
100‧‧‧連續漸進式類比數位轉換器100‧‧‧Continuous progressive analog digital converter
110‧‧‧取樣保持電路組110‧‧‧Sampling and holding circuit group
111‧‧‧第一取樣保持電路111‧‧‧First sample hold circuit
112‧‧‧第二取樣保持電路112‧‧‧Second sample and hold circuit
120‧‧‧電容陣列組120‧‧‧Capacitor array group
121‧‧‧第一電容陣列組121‧‧‧First Capacitor Array Group
121a‧‧‧訊號電容陣列121a‧‧‧ Signal Capacitor Array
121b‧‧‧參考電位電容陣列121b‧‧‧Reference potential capacitor array
122‧‧‧第二電容陣列組122‧‧‧Second capacitor array
122a‧‧‧訊號電容陣列122a‧‧‧Signal Capacitor Array
122b‧‧‧參考電位電容陣列122b‧‧‧Reference potential capacitor array
130‧‧‧動態比較器130‧‧‧Dynamic comparator
140‧‧‧SAR控制電路140‧‧‧SAR control circuit
150‧‧‧暫存器組150‧‧‧storage group
160‧‧‧錯誤偵測電路160‧‧‧Error detection circuit
170‧‧‧非二進制代碼轉換電路170‧‧‧Non-binary code conversion circuit
180‧‧‧數位碼取代電路180‧‧‧Digital code replacement circuit
190‧‧‧解碼器190‧‧‧Decoder
Vip‧‧‧類比訊號V ip ‧‧‧ analog signal
Vin‧‧‧反相之類比訊號V in ‧‧‧Inverse analog signal
Vn‧‧‧輸入訊號V n ‧‧‧ input signal
Vcm‧‧‧共模電壓Common mode voltage V cm ‧‧‧
inpp‧‧‧訊號電壓Inpp‧‧‧ signal voltage
innn‧‧‧訊號電壓Innn‧‧‧Signal voltage
Digital‧‧‧二進制數位訊號Digital‧‧‧ binary digit signal
VIN‧‧‧類比訊號V IN ‧‧‧ analog signal
CLK‧‧‧時脈訊號CLK‧‧‧ clock signal
Vout‧‧‧輸出電壓V out ‧‧‧output voltage
Vrefp‧‧‧參考電壓V refp ‧‧‧reference voltage
Vrefn‧‧‧參考電壓V refn ‧‧‧reference voltage
第1圖: 習知一種連續漸進式類比數位轉換器的功能方塊圖。 第2圖: 依據本發明之一實施例,一種連續漸進式類比數位轉換器的功能方塊圖。 第3圖: 依據本發明之一實施例,一取樣保持電路的電路示意圖。 第4圖: 依據本發明之一實施例,一訊號電容陣列的電路示意圖。 第5圖:依據本發明之一實施例,一參考電位電容陣列的電路示意圖。Figure 1: A functional block diagram of a continuous progressive analog digital converter. 2 is a functional block diagram of a continuous progressive analog digital converter in accordance with an embodiment of the present invention. Figure 3 is a circuit diagram of a sample and hold circuit in accordance with an embodiment of the present invention. Figure 4 is a circuit diagram of a signal capacitor array in accordance with an embodiment of the present invention. Figure 5 is a circuit diagram of a reference potential capacitor array in accordance with an embodiment of the present invention.
Claims (9)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW106115907A TWI628919B (en) | 2017-05-12 | 2017-05-12 | Sar analog to digital converter |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW106115907A TWI628919B (en) | 2017-05-12 | 2017-05-12 | Sar analog to digital converter |
Publications (2)
Publication Number | Publication Date |
---|---|
TWI628919B true TWI628919B (en) | 2018-07-01 |
TW201902131A TW201902131A (en) | 2019-01-01 |
Family
ID=63640555
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW106115907A TWI628919B (en) | 2017-05-12 | 2017-05-12 | Sar analog to digital converter |
Country Status (1)
Country | Link |
---|---|
TW (1) | TWI628919B (en) |
Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8570206B1 (en) * | 2012-04-25 | 2013-10-29 | Himax Technologies Limited | Multi-bit per cycle successive approximation register ADC |
US8797204B2 (en) * | 2009-09-01 | 2014-08-05 | The Regents Of The University Of Michigan | Low-power area-efficient SAR ADC using dual capacitor arrays |
US9219492B1 (en) * | 2014-09-19 | 2015-12-22 | Hong Kong Applied Science & Technology Research Institute Company, Limited | Loading-free multi-stage SAR-assisted pipeline ADC that eliminates amplifier load by re-using second-stage switched capacitors as amplifier feedback capacitor |
-
2017
- 2017-05-12 TW TW106115907A patent/TWI628919B/en not_active IP Right Cessation
Patent Citations (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US8797204B2 (en) * | 2009-09-01 | 2014-08-05 | The Regents Of The University Of Michigan | Low-power area-efficient SAR ADC using dual capacitor arrays |
US8570206B1 (en) * | 2012-04-25 | 2013-10-29 | Himax Technologies Limited | Multi-bit per cycle successive approximation register ADC |
US9219492B1 (en) * | 2014-09-19 | 2015-12-22 | Hong Kong Applied Science & Technology Research Institute Company, Limited | Loading-free multi-stage SAR-assisted pipeline ADC that eliminates amplifier load by re-using second-stage switched capacitors as amplifier feedback capacitor |
Also Published As
Publication number | Publication date |
---|---|
TW201902131A (en) | 2019-01-01 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US10135457B2 (en) | Successive approximation register analog-digital converter having a split-capacitor based digital-analog converter | |
US8378863B2 (en) | Analog-to-digital converter and correction method thereof | |
US8508400B2 (en) | Successive approximation register analog to digital converter and conversion method thereof | |
CN107493104B (en) | Successive approximation register analog-to-digital converter and analog-to-digital signal conversion method thereof | |
CN109842415B (en) | Successive approximation register analog-to-digital converter and SAR ADC system | |
US11418209B2 (en) | Signal conversion circuit utilizing switched capacitors | |
US8599059B1 (en) | Successive approximation register analog-digital converter and method for operating the same | |
US8441386B2 (en) | Method to reduce voltage swing at comparator input of successive-approximations-register analog-to-digital converters | |
US10581443B2 (en) | Method and apparatus for offset correction in SAR ADC with reduced capacitor array DAC | |
JP6353267B2 (en) | AD converter and AD conversion method | |
US8525720B2 (en) | Non-binary successive approximation analog to digital converter | |
US8004448B2 (en) | Dual DAC structure for charge redistributed ADC | |
CN109379082B (en) | Successive approximation analog-to-digital converter | |
US10826521B1 (en) | Successive approximation register analog to digital converter and offset detection method thereof | |
CN113794475A (en) | Calibration method of capacitor array type successive approximation analog-digital converter | |
WO2019084085A1 (en) | Method and apparatus for enabling wide input common-mode range in sar adcs with no additional active circuitry | |
CN110535467B (en) | Capacitor array calibration method and device of stepwise approximation type analog-to-digital conversion device | |
TWI628919B (en) | Sar analog to digital converter | |
CN113708763B (en) | Analog-to-digital conversion system and method with offset and bit weight correction mechanism | |
CN111510144B (en) | Analog-to-digital converter and analog-to-digital conversion method | |
CN107786206A (en) | Pipeline SAR-ADC system | |
JP6131102B2 (en) | Successive comparison type A / D converter and driving method thereof | |
CN109802680B (en) | Capacitor array and analog-to-digital converter based on fractional reference | |
TWI441456B (en) | Can reduce the energy consumption of the successive approximation of the temporary analog-to-digital converter | |
CN207410329U (en) | Pipeline SAR-ADC device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
MM4A | Annulment or lapse of patent due to non-payment of fees |