TW201545344A - 具有低電阻閘極結構之多鰭鰭式場效電晶體 - Google Patents

具有低電阻閘極結構之多鰭鰭式場效電晶體 Download PDF

Info

Publication number
TW201545344A
TW201545344A TW104109943A TW104109943A TW201545344A TW 201545344 A TW201545344 A TW 201545344A TW 104109943 A TW104109943 A TW 104109943A TW 104109943 A TW104109943 A TW 104109943A TW 201545344 A TW201545344 A TW 201545344A
Authority
TW
Taiwan
Prior art keywords
fins
gate
semiconductor structure
contacts
semiconductor
Prior art date
Application number
TW104109943A
Other languages
English (en)
Other versions
TWI566401B (zh
Inventor
Guillaume Bouche
Chih-Hung Andy Wei
Original Assignee
Globalfoundries Us Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Globalfoundries Us Inc filed Critical Globalfoundries Us Inc
Publication of TW201545344A publication Critical patent/TW201545344A/zh
Application granted granted Critical
Publication of TWI566401B publication Critical patent/TWI566401B/zh

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System
    • H01L29/161Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System including two or more of the elements provided for in group H01L29/16, e.g. alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L23/00Details of semiconductor or other solid state devices
    • H01L23/48Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
    • H01L23/482Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of lead-in layers inseparably applied to the semiconductor body
    • H01L23/4824Pads with extended contours, e.g. grid structure, branch structure, finger structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/06Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions
    • H01L29/10Semiconductor bodies ; Multistep manufacturing processes therefor characterised by their shape; characterised by the shapes, relative sizes, or dispositions of the semiconductor regions ; characterised by the concentration or distribution of impurities within semiconductor regions with semiconductor regions connected to an electrode not carrying current to be rectified, amplified or switched and such electrode being part of a semiconductor device which comprises three or more electrodes
    • H01L29/1025Channel region of field-effect devices
    • H01L29/1029Channel region of field-effect devices of field-effect transistors
    • H01L29/1033Channel region of field-effect devices of field-effect transistors with insulated gate, e.g. characterised by the length, the width, the geometric contour or the doping structure
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/02Semiconductor bodies ; Multistep manufacturing processes therefor
    • H01L29/12Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/16Semiconductor bodies ; Multistep manufacturing processes therefor characterised by the materials of which they are formed including, apart from doping materials or other impurities, only elements of Group IV of the Periodic System
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/417Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions carrying the current to be rectified, amplified or switched
    • H01L29/41725Source or drain electrodes for field effect devices
    • H01L29/41791Source or drain electrodes for field effect devices for transistors with a horizontal current flow in a vertical sidewall, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/41Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions
    • H01L29/423Electrodes ; Multistep manufacturing processes therefor characterised by their shape, relative sizes or dispositions not carrying the current to be rectified, amplified or switched
    • H01L29/42312Gate electrodes for field effect devices
    • H01L29/42316Gate electrodes for field effect devices for field-effect transistors
    • H01L29/4232Gate electrodes for field effect devices for field-effect transistors with insulated gate
    • H01L29/42372Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out
    • H01L29/4238Gate electrodes for field effect devices for field-effect transistors with insulated gate characterised by the conducting layer, e.g. the length, the sectional shape or the lay-out characterised by the surface lay-out
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/66007Multistep manufacturing processes
    • H01L29/66075Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials
    • H01L29/66227Multistep manufacturing processes of devices having semiconductor bodies comprising group 14 or group 13/15 materials the devices being controllable only by the electric current supplied or the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched, e.g. three-terminal devices
    • H01L29/66409Unipolar field-effect transistors
    • H01L29/66477Unipolar field-effect transistors with an insulated gate, i.e. MISFET
    • H01L29/66787Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel
    • H01L29/66795Unipolar field-effect transistors with an insulated gate, i.e. MISFET with a gate at the side of the channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/66Types of semiconductor device ; Multistep manufacturing processes therefor
    • H01L29/68Types of semiconductor device ; Multistep manufacturing processes therefor controllable by only the electric current supplied, or only the electric potential applied, to an electrode which does not carry the current to be rectified, amplified or switched
    • H01L29/76Unipolar devices, e.g. field effect transistors
    • H01L29/772Field effect transistors
    • H01L29/78Field effect transistors with field effect produced by an insulated gate
    • H01L29/785Field effect transistors with field effect produced by an insulated gate having a channel with a horizontal current flow in a vertical sidewall of a semiconductor body, e.g. FinFET, MuGFET
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/0001Technical content checked by a classifier
    • H01L2924/0002Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00

Landscapes

  • Engineering & Computer Science (AREA)
  • Power Engineering (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Physics & Mathematics (AREA)
  • General Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Thin Film Transistor (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)
  • Metal-Oxide And Bipolar Metal-Oxide Semiconductor Integrated Circuits (AREA)
  • Electrodes Of Semiconductors (AREA)
  • Geometry (AREA)

Abstract

本發明的實施例提供具有低電阻閘極結構的多鰭鰭式場效電晶體(finFET)。金屬化線形成平行於閘極,且複數個接點形成於鰭件上方,以連接該金屬化線至該閘極。該金屬化線提供减少的閘極電阻,使得能使用較少電晶體來提供輸入輸出(IO)功能,從而提供省下的空間而能夠增加電路密度。

Description

具有低電阻閘極結構之多鰭鰭式場效電晶體
本發明一般有關半導體製造,更具體而言,有關於具有低電阻閘極結構的電晶體。
隨著技術進步,為了趕上電子裝置行動、輕量和有效率的潮流,必須改善電子裝置的製造。然而,隨著裝置的尺寸,例如輸入輸出(IO)功能的某些功能變得有挑戰性。該IO功能可能控制來自功能電路的訊號和電源,例如提供至外部電路的連結。該IO功能的電流需求使某些裝置的微縮變得困難,因為隨裝置尺寸而增加的閘極電阻。正因如此,而期望對鰭式場效電晶體改良以設法解決如前述的挑戰。
本發明的實施例提供一種有低電阻閘極結構的多鰭鰭式場效電晶體(finFET)。金屬化線形成平行於閘極且複數個接點形成於鰭件上方,以連接該金屬化線至該閘極。該金屬化線提供减少的閘極電阻,使得能使用較少電晶體來提供輸入輸出功能,因此提供省下的空間而能夠 增加電路密度。
在第一態樣中,本發明的一些實施例提供 一種半導體結構,包括:半導體基板;複數個鰭件形成於該半導體基板中;閘極設置於該複數個鰭件上方;複數個接點直接實體接觸該閘極且直接於該複數個鰭件上方;以及金屬化線設置於該複數個接點上方,其中該金屬化線電氣接觸該複數個接點。
在第二態樣中,本發明的一些實施例提供 一種半導體積體電路,包括:複數個輸入輸出電路,其中各輸入輸出電路包括至少一個鰭式場效電晶體裝置,其中該至少一個鰭式場效電晶體裝置包括具有範圍自16至60的長度/寬度的長寬比的閘極。
在第三態樣中,本發明的實施例提供一種 半導體結構,包括:半導體基板;複數個鰭件形成於該半導體基板中;閘極設置於該複數個鰭件上,其中該複數個鰭件包括40個鰭件和100個鰭件之間;複數個接點直接實體接觸該閘極且直接於該鰭件上方,其中每個接點鰭件的參數的範圍自5個鰭件至20個鰭件;以及金屬化線設置於該複數個接點上方,其中該金屬化線電氣接觸該複數個接點。
100‧‧‧半導體結構
105‧‧‧STI區域
110‧‧‧半導體區域
115‧‧‧鰭件
120‧‧‧閘極
125‧‧‧接點
200‧‧‧半導體結構
205‧‧‧半導體基板
210‧‧‧絕緣層
215‧‧‧半導體基板
220‧‧‧鰭件
225‧‧‧鰭件區域
227‧‧‧介電層
230‧‧‧閘極
235‧‧‧接點
240‧‧‧金屬化線
245‧‧‧符號
300‧‧‧半導體結構
305‧‧‧半導體基板
310‧‧‧鰭件
315‧‧‧閘極
320‧‧‧接點
325‧‧‧符號
327‧‧‧介電層
330‧‧‧金屬化線
L1‧‧‧長度
L2‧‧‧長度
W‧‧‧寬度
併入且作為此說明書的一部份的附圖繪製 數個本教示的實施例並且搭配該說明作為解釋本教示的原則。
為了清楚說明,該附圖式的部份當中的某些元素可能被省略或未按照尺度比例繪製。為了清楚說明,該截面圖可能為“切片”(slices)的形式,或“近視的(near-sighted)”截面圖,省略某些背景線其可能反之在“真實”截面圖中將會看見的。此外,為了明確性,一些元件符號可能在某些圖示中被省略。
第1圖顯示根據本發明的實施例的半導體結構的俯視圖。
第2圖顯示根據本發明的實施例的半導體結構的截面圖。
第3圖顯示根據本發明的替代的實施例的半導體結構的截面圖。
作為說明的實施例現將參考所附顯示有實施例的圖式更完整描述於此。然而,本發明可能以不同的形式實現,且不應被解釋為限定於此所闡述的該實施例。相反地,這些實施例被提供以使此發明揭露全面和完整並且將對熟悉本領域技術者完全傳達本發明的範圍。於該描述中,衆所皆知的特徵和技術的細節可能被省略以避免多餘地模糊本發明的實施例。
本發明的實施例提供具有低電阻閘極結構的多鰭鰭式場效電晶體(finFET)。金屬化線形成平行閘極,以及多個接點形成於鰭件上方、連接該金屬化線至該閘極。該金屬化線提供减少的閘極電阻,使得較少的電晶 體用於提供輸出輸入(IO)功能,從而提供省下的空間能夠增加電路密度。
於此使用的專門用語僅是為了描述特定具 體實施例的目的,而非意圖為了限制本發明。除非該上下文中明確指示,否則如於此所使用單數形式“一”和“該”意圖也包括該多個的形式。此外,該術語“一”等的使用並不代表對數量的限制,反而是代表該參考物件存在至少一個。術語“集合”(“set”)意圖指至少一個的數量。應進一步瞭解的是術語“包括”,或“包含”於此可交替地被使用,當用於本說明書中,明確指出所陳述的特徵、區域、整體、步驟、操作、元件、和/或組成的存在,但並非排除一或多個其他特徵、區域、整體、步驟、操作、元件、組成、和/或其群組的存在或添加。
說明書全文中提及“一(個)實施例”、“實 施例”、“例示性的實施例”或相似的用語時意指與該實施例有關的所述特定特徵、結構、或特性被包括於本發明的至少一個實施例中。因此,在說明書全文中,片語“於一(個)實施例中”、“於實施例中”、“於一些實施例中”和相似的用語的出現時,可能但非必要,全部指的是相同實施例。
該術語“覆於…之上”(“overlying”)或“在…之頂”(“atop”)、“位於…上”、“位於…之頂”、或“設置於…上”、“襯於…之下”(“underlying”)、“在…下方”或“下方”,意指例 如第一結構(如第一層)的第一元件在例如第二結構(如第二層)的第二元件上,其中介於中間的例如中間結構(如中間層)的元件可在該第一元件和該第二元件之間。
第1圖顯示根據本發明的實施例的半導體 結構的俯視圖。半導體結構100包括具有鰭件合併半導體區域110的STI區域105,其可為磊晶矽或矽鍺(SiGe)。複數個鰭件115形成於該半導體基板中(即,在該鰭件合併區域110上)。於一些實施例中,該複數個鰭件115的範圍為自20個鰭件至30個鰭件。於一些實施例中,該複數個鰭件115的範圍為自31個鰭件至60個鰭件。於一些實施例中,該複數個鰭件115的範圍為自61個鰭件至200個鰭件。該鰭件可為矽或矽鍺(SiGe),且可藉由側壁影像轉換(sidewall image transfer(SIT))或其他適合的製程而形成。 閘極120形成於該鰭件115上方。該閘極120可為鎢、鋁、或其他適合的材料或其組合。該閘極可藉由替代金屬閘極製程或其他適合的方法而形成。閘極120具有寬度W。於一些實施例中,W的範圍自約20奈米至約30奈米。閘極120具有長度L。於一些實施例,L的範圍自約480奈米至約1200奈米。因此,於一些實施例中,該長度/寬度長寬比的範圍自16至60。複數個接點125形成直接實體接觸該閘極120且直接於該複數個鰭件115上方。接點125可為鎢、鋁、銅、任何其他適合的導體、或其任何組合。金屬化線(未顯示)設置於該複數個接點125上方,並電氣接觸該複數個接點125。金屬化線可為銅、鎢、鋁、任何其 他適合的導體、或其任何組合。藉由把該金屬化線平行於該閘極放置(而非嘗試設計較好的閘極材料,此非常困難),將實現减少的等效閘極電阻。這樣,避免沿著延伸的閘極線而下降的電壓。此安排亦節省空間,使得I/O裝置所需的空間量减少,因此能夠在晶片上有較多的裝置(增加電路密度)。因為使用具有减少閘極電阻的單一電晶體,取代了需要多個電晶體以設法解決閘極電阻的問題,而實現了該省下的空間的增加。
第2圖顯示根據本發明的實施例的半導體 結構截面圖。此圖相似但不相同於第1圖沿著A-A’的截面。半導體結構200包括塊體半導體基板205。絕緣層210設置於該塊體半導體基板上。絕緣體上半導體基板215設置於該絕緣層210上。複數個鰭件220形成以代表該絕緣體上半導體基板215中的鰭件區域225。於一些實施例,該複數個鰭件220的範圍為自20個鰭件至30個鰭件。於一些實施例,該複數個鰭件220的範圍為自31個鰭件至60個鰭件。於一些實施例,該複數個鰭件220的範圍為自61個鰭件至200個鰭件。閘極230可設置於該複數個鰭件220上。介電層227設置於該閘極230和金屬化線240之間。於實施例中,該介電層可包括二氧化矽、SiOC,SiCON、或其他適合的介電材料。複數個接點235形成直接實體接觸該閘極230且直接於該複數個鰭件220上方,以及可橫穿過該介電層227。接點235可為鎢、鋁、銅、任何其他適合的導體、或其任何組合。該複數個鰭件220的子集合 和該複數個接點235的各個相關聯。於此所顯示的實施例中,4個鰭件的群組和各接點關聯,因此本實例中,每個接點鰭件(fins/contact)的參數為4。此種群組的一群組的實例顯示為元件符號245。於一些實施例中,鰭件每個接點鰭件的參數範圍為自5個鰭件至20個鰭件。該金屬化線240設置於該複數個接點235上,並電氣接觸該複數個接點235。金屬化線240可為銅、鎢、鋁、和任何其他適合的導體、或任何其組合。閘極230包括長度L1。於一些具體實施例中,L1的範圍自約200奈米至約500奈米。為了實現該電晶體,額外的接點可使用於存取該源極和汲極(未顯示)。
第3圖顯示根據本發明的替代的實施例的 半導體結構的截面圖。半導體結構300包括半導體基板305,其可為塊體半導體基板。複數個鰭件310形成於該半導體基板305中。閘極315設置於該複數個鰭件310上。 介電層327設置於該閘極315和金屬化線330之間。實施例中,該介電層可包括二氧化矽、SiOC,SiCON、或其他適合的介電材料。於一些實施例中,該複數個鰭件310包括介於40個鰭件和100個鰭件之間。一些實施例中,可包括較多或較少的鰭件,並不脫離本發明的範疇。複數個接點320直接實體接觸該閘極315並直接於該複數個鰭件310上,以及可橫穿過該介電層327。接點320可為鎢、鋁、銅、任何其他適合的導體、或其任何組合。於一些實施例中,每個接點鰭件的數量範圍自5個鰭件至20個鰭件。顯 示於此的實施例中,4個鰭件的群組相關聯於各接點。此種群組的群組的實例顯示為元件符號325。該金屬化線330設置於該複數個接點320上並電氣接觸該複數個接點320。金屬化線330可為銅、鎢、鋁、任何其他適合的導體、或任何其組合。閘極315包括長度L2。於一些實施例中,L2的範圍自約200奈米至約500奈米。於一些實施例中,該接點320可以規律的間隔形成,將該閘極315連接至該金屬化線330以避免沿著閘極315形成大的電壓下降。
於實施例中,該接點(如第1圖的125、第2 圖的235、和第3圖的320)可使用具有二個不同覆蓋層之製程而形成。該二個不同覆蓋層由不同材料組成且選擇性地可蝕刻彼此。於實施例中,一覆蓋層可由氧化物,例如二氧化矽,組成,而另一覆蓋層則由氮化物組成,例如氮化矽。一覆蓋層用於閘極覆蓋,而另一覆蓋層則被用於源極/汲極通道access覆蓋。選擇性蝕刻製程在各式位置打開該所期望的閘極,而阻擋遮罩則用於覆蓋非連接結構部分的元件。接著沉積該接點材料,接觸該閘極以能夠平行電氣連接於該閘極(如,第1圖的120、第2圖的220、和第3圖的315)和在其上的該金屬化線(如,第2圖的240和第3圖的330)之間。此特定的結構能夠在主動矽區域上形成至閘極的接點和至源極/汲極區域的接點。
現在可以理解,本發明的實施例提供改良 的場效電晶體,其具有沿著該閘極减少的電壓下降。此有助於使用單一、較大的電晶體取代多個較小電晶體,致使 全面地省下空間,允許增加的電路密度。雖然本發明已配合例示性的具體實施例被具體顯示和描述,應理解的是,變化和調整將可被熟悉本技術領域者思及。例如,雖然該作為說明的具體實施例於此被描述為一連串的動作或事件,但應理解到本發明並不被此種動作或事件的該說明順序限制,除非有特定聲明。根據本發明,一些動作可能依不同順序發生和/或與其他那些除了於此被說明和/或被描述以外之動作或事件同時發生。此外,根據本發明,並非全部被說明的步驟都可能為實施方法所必需的。而且,根據本發明的方法可能被實施,和於此說明或描述之結構的形成和/或過程相關,以及和其他未說明的結構相關。因此,應該被瞭解的是,申請專利範圍意圖涵蓋全部此類落於本發明真正精神的調整和改變。
100‧‧‧半導體結構
105‧‧‧STI區域
110‧‧‧半導體區域
115‧‧‧鰭件
120‧‧‧閘極
125‧‧‧接點
W‧‧‧寬度

Claims (20)

  1. 一種半導體結構,係包括:半導體基板;複數個鰭件,係形成於該半導體基板中;閘極,係設置於該複數個鰭件上方;複數個接點,係直接實體接觸該閘極以及直接於該複數個鰭件上方;以及金屬化線,係設置於該複數個接點上方,其中,該金屬化線係電氣接觸該複數個接點。
  2. 如申請專利範圍第1項所述的半導體結構,其中,該複數個鰭件的範圍自20個鰭件至30個鰭件。
  3. 如申請專利範圍第1項所述的半導體結構,其中,該複數個鰭件的範圍自31個鰭件至60個鰭件。
  4. 如申請專利範圍第1項所述的半導體結構,其中,該複數個鰭件的範圍自61個鰭件至200個鰭件。
  5. 如申請專利範圍第1項所述的半導體結構,其中,該複數個鰭件由矽所構成。
  6. 如申請專利範圍第1項所述的半導體結構,其中,該複數個鰭件由矽鍺所構成。
  7. 如申請專利範圍第1項所述的半導體結構,還包括介電層,係設置於該金屬化線和該閘極之間。
  8. 如申請專利範圍第7項所述的半導體結構,其中,該介電層由二氧化矽所構成。
  9. 如申請專利範圍第1項所述的半導體結構,其中,該 金屬化線由銅所構成。
  10. 如申請專利範圍第1項所述的半導體結構,其中,該複數個接點由鎢所構成。
  11. 如申請專利範圍第1項所述的半導體結構,還包括鰭件合併半導體區域。
  12. 如申請專利範圍第11項所述的半導體結構,其中,該鰭件合併半導體區域包括矽。
  13. 如申請專利範圍第11項所述的半導體結構,其中,該鰭件合併半導體區域包括矽鍺。
  14. 一種半導體積體電路,係包括:複數個輸入輸出電路,其中,各個輸入輸出電路包括至少一個鰭式場效電晶體裝置,其中,該至少一個鰭式場效電晶體裝置包括具有範圍自16至60的長度/寬度的長寬比的閘極。
  15. 如申請專利範圍第14項所述的半導體積體電路,其中該半導體積體電路還包括金屬化線,係設置於該閘極之上並和該閘極成一直線,其中,該金屬化線的電阻值小於該閘極的電阻值。
  16. 如申請專利範圍第15項所述的半導體積體電路,其中,複數個接點以規律的間隔排列連接該閘極至該金屬化線。
  17. 一種半導體結構,係包括:半導體基板;複數個鰭件,係形成於該半導體基板中; 閘極,係設置於該複數個鰭件上方,其中,該複數個鰭件包括40個鰭件和100個鰭件之間;複數個接點,係直接實體接觸該閘極以及直接於該複數個鰭件上方,其中,每個接點鰭件的參數範圍自5個鰭件至20個鰭件;以及金屬化線,係設置於該複數個接點上方,其中,該金屬化線係電氣接觸該複數個接點。
  18. 如申請專利範圍第17項所述的半導體結構,其中,該金屬化線由銅構成。
  19. 如申請專利範圍第18項所述的半導體結構,其中,該複數個接點由鎢構成。
  20. 如申請專利範圍第19項所述的半導體結構,還包括介電層,係設置於該金屬化線和該閘極之間。
TW104109943A 2014-04-29 2015-03-27 具有低電阻閘極結構之多鰭鰭式場效電晶體 TWI566401B (zh)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US14/264,240 US10700170B2 (en) 2014-04-29 2014-04-29 Multiple fin finFET with low-resistance gate structure

Publications (2)

Publication Number Publication Date
TW201545344A true TW201545344A (zh) 2015-12-01
TWI566401B TWI566401B (zh) 2017-01-11

Family

ID=54335494

Family Applications (1)

Application Number Title Priority Date Filing Date
TW104109943A TWI566401B (zh) 2014-04-29 2015-03-27 具有低電阻閘極結構之多鰭鰭式場效電晶體

Country Status (3)

Country Link
US (2) US10700170B2 (zh)
CN (1) CN105023947B (zh)
TW (1) TWI566401B (zh)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105765703B (zh) * 2013-12-23 2021-02-23 英特尔公司 在多个鳍状物间距结构当中的笔直、高和一致的鳍状物的蚀刻技术
US11616054B2 (en) * 2020-05-08 2023-03-28 Taiwan Semiconductor Manufacturing Co., Ltd. Gate structure for semiconductor devices

Family Cites Families (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6475869B1 (en) * 2001-02-26 2002-11-05 Advanced Micro Devices, Inc. Method of forming a double gate transistor having an epitaxial silicon/germanium channel region
US6831310B1 (en) * 2003-11-10 2004-12-14 Freescale Semiconductor, Inc. Integrated circuit having multiple memory types and method of formation
JPWO2005091374A1 (ja) * 2004-03-19 2008-02-07 日本電気株式会社 半導体装置及びその製造方法
JP2006261188A (ja) * 2005-03-15 2006-09-28 Seiko Epson Corp 半導体装置の製造方法及び半導体装置
US7563701B2 (en) 2005-03-31 2009-07-21 Intel Corporation Self-aligned contacts for transistors
US20070018239A1 (en) * 2005-07-20 2007-01-25 International Business Machines Corporation Sea-of-fins structure on a semiconductor substrate and method of fabrication
JP2007258485A (ja) * 2006-03-23 2007-10-04 Toshiba Corp 半導体装置及びその製造方法
US7772064B2 (en) 2007-03-05 2010-08-10 United Microelectronics Corp. Method of fabricating self-aligned contact
US8286114B2 (en) * 2007-04-18 2012-10-09 Taiwan Semiconductor Manufacturing Company, Ltd. 3-dimensional device design layout
EP2117045A1 (en) 2008-05-09 2009-11-11 Imec Design Methodology for MuGFET ESD Protection Devices
US7915667B2 (en) * 2008-06-11 2011-03-29 Qimonda Ag Integrated circuits having a contact region and methods for manufacturing the same
DE102008059646B4 (de) * 2008-11-28 2010-12-30 Advanced Micro Devices, Inc., Sunnyvale Verfahren zur Herstellung eines Halbleiterbauelements als Mehr-Gatetransistor mit Stegen mit einer Länge, die durch die Gateelektrode definiert ist und Halbleiterbauelement
US8134209B2 (en) * 2009-12-17 2012-03-13 Kabushiki Kaisha Toshiba Semiconductor device and method for manufacturing the same
US8609495B2 (en) * 2010-04-08 2013-12-17 Taiwan Semiconductor Manufacturing Company, Ltd. Hybrid gate process for fabricating finfet device
US8278173B2 (en) * 2010-06-30 2012-10-02 Taiwan Semiconductor Manufacturing Company, Ltd. Method of fabricating gate structures
US9761666B2 (en) 2011-06-16 2017-09-12 Taiwan Semiconductor Manufacturing Company, Ltd. Strained channel field effect transistor
US8561003B2 (en) * 2011-07-29 2013-10-15 Synopsys, Inc. N-channel and P-channel finFET cell architecture with inter-block insulator
US8946829B2 (en) * 2011-10-14 2015-02-03 Taiwan Semiconductor Manufacturing Company, Ltd. Selective fin-shaping process using plasma doping and etching for 3-dimensional transistor applications
US8664729B2 (en) * 2011-12-14 2014-03-04 Taiwan Semiconductor Manufacturing Company, Ltd. Methods and apparatus for reduced gate resistance finFET
US8865560B2 (en) * 2012-03-02 2014-10-21 Taiwan Semiconductor Manufacturing Company, Ltd. FinFET design with LDD extensions
US20130307032A1 (en) * 2012-05-16 2013-11-21 Globalfoundries Inc. Methods of forming conductive contacts for a semiconductor device
US9461143B2 (en) * 2012-09-19 2016-10-04 Intel Corporation Gate contact structure over active gate and method to fabricate same

Also Published As

Publication number Publication date
US20200286998A1 (en) 2020-09-10
US10700170B2 (en) 2020-06-30
US20150311199A1 (en) 2015-10-29
TWI566401B (zh) 2017-01-11
CN105023947B (zh) 2018-04-17
CN105023947A (zh) 2015-11-04
US11264463B2 (en) 2022-03-01

Similar Documents

Publication Publication Date Title
TWI714674B (zh) 積體電路及形成積體電路的方法
US9490323B2 (en) Nanosheet FETs with stacked nanosheets having smaller horizontal spacing than vertical spacing for large effective width
TWI597839B (zh) 半導體結構與其形成方法
CN107017257A (zh) 具有垂直fet器件的静态随机存取存储器件
US20080116515A1 (en) Mugfet with increased thermal mass
US11024703B2 (en) Semiconductor device and a method for fabricating the same
US10224249B2 (en) Merged gate for vertical transistors
US20110303983A1 (en) Finfet devices and methods of manufacture
US9997443B2 (en) Through vias and methods of formation thereof
US8652922B2 (en) Compact thermally controlled thin film resistors utilizing substrate contacts and methods of manufacture
US20210066193A1 (en) Semiconductor device and a method for fabricating the same
US9653600B2 (en) Semiconductor device and method of fabricating same
US20240153940A1 (en) Semiconductor device having fin structure
US11264463B2 (en) Multiple fin finFET with low-resistance gate structure
US8486796B2 (en) Thin film resistors and methods of manufacture
US20160190120A1 (en) Fin resistor with overlying gate structure
US20210376084A1 (en) Protrusion field-effect transistor and methods of making the same
US10847615B2 (en) Semiconductor device
WO2017077578A1 (ja) 半導体装置
TW201914029A (zh) 半導體裝置及其製造方法
KR100643681B1 (ko) 단일 기판에 형성된 실리콘-온-인슐레이터 전계효과 트랜지스터와 벌크 전계효과 트랜지스터 및 그 제조 방법
TWI553869B (zh) 半導體元件及多閘極場效電晶體
TW201807824A (zh) 波浪式場效電晶體結構
JP2015018939A (ja) 半導体装置

Legal Events

Date Code Title Description
MM4A Annulment or lapse of patent due to non-payment of fees