TW200625567A - Electronic package and fabricating method thereof - Google Patents
Electronic package and fabricating method thereofInfo
- Publication number
- TW200625567A TW200625567A TW094100850A TW94100850A TW200625567A TW 200625567 A TW200625567 A TW 200625567A TW 094100850 A TW094100850 A TW 094100850A TW 94100850 A TW94100850 A TW 94100850A TW 200625567 A TW200625567 A TW 200625567A
- Authority
- TW
- Taiwan
- Prior art keywords
- base
- holes
- forming
- layer
- glue
- Prior art date
Links
- 238000000034 method Methods 0.000 title abstract 3
- 239000010410 layer Substances 0.000 abstract 5
- 239000003292 glue Substances 0.000 abstract 4
- 238000001816 cooling Methods 0.000 abstract 1
- 239000011241 protective layer Substances 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/93—Batch processes
- H01L24/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L24/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/48—Manufacture or treatment of parts, e.g. containers, prior to assembly of the devices, using processes not provided for in a single one of the subgroups H01L21/06 - H01L21/326
- H01L21/4814—Conductive parts
- H01L21/4846—Leads on or in insulating or insulated substrates, e.g. metallisation
- H01L21/486—Via connections through the substrate with or without pins
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/31—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape
- H01L23/3107—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed
- H01L23/3121—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation
- H01L23/3128—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the arrangement or shape the device being completely enclosed a substrate forming part of the encapsulation the substrate having spherical bumps for external connection
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/48—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor
- H01L23/488—Arrangements for conducting electric current to or from the solid state body in operation, e.g. leads, terminal arrangements ; Selection of materials therefor consisting of soldered or bonded constructions
- H01L23/498—Leads, i.e. metallisations or lead-frames on insulating substrates, e.g. chip carriers
- H01L23/49827—Via connections through the substrates, e.g. pins going through the substrate, coaxial cables
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/538—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates
- H01L23/5389—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames the interconnection structure between a plurality of semiconductor chips being formed on, or in, insulating substrates the chips being integrally enclosed by the interconnect and support structures
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L24/00—Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
- H01L24/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L24/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/0401—Bonding areas specifically adapted for bump connectors, e.g. under bump metallisation [UBM]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/02—Bonding areas; Manufacturing methods related thereto
- H01L2224/04—Structure, shape, material or disposition of the bonding areas prior to the connecting process
- H01L2224/04105—Bonding areas formed on an encapsulation of the semiconductor or solid-state body, e.g. bonding areas on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/12—Structure, shape, material or disposition of the bump connectors prior to the connecting process
- H01L2224/12105—Bump connectors formed on an encapsulation of the semiconductor or solid-state body, e.g. bumps on chip-scale packages
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/82009—Pre-treatment of the connector or the bonding area
- H01L2224/8203—Reshaping, e.g. forming vias
- H01L2224/82035—Reshaping, e.g. forming vias by heating means
- H01L2224/82039—Reshaping, e.g. forming vias by heating means using a laser
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/82—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected by forming build-up interconnects at chip-level, e.g. for high density interconnects [HDI]
- H01L2224/82009—Pre-treatment of the connector or the bonding area
- H01L2224/8203—Reshaping, e.g. forming vias
- H01L2224/82047—Reshaping, e.g. forming vias by mechanical means, e.g. severing, pressing, stamping
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/80—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
- H01L2224/83—Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a layer connector
- H01L2224/8319—Arrangement of the layer connectors prior to mounting
- H01L2224/83192—Arrangement of the layer connectors prior to mounting wherein the layer connectors are disposed only on another item or body to be connected to the semiconductor or solid-state body
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/91—Methods for connecting semiconductor or solid state bodies including different methods provided for in two or more of groups H01L2224/80 - H01L2224/90
- H01L2224/92—Specific sequence of method steps
- H01L2224/921—Connecting a surface with connectors of different types
- H01L2224/9212—Sequential connecting processes
- H01L2224/92142—Sequential connecting processes the first connecting process involving a layer connector
- H01L2224/92144—Sequential connecting processes the first connecting process involving a layer connector the second connecting process involving a build-up interconnect
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/93—Batch processes
- H01L2224/95—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips
- H01L2224/97—Batch processes at chip-level, i.e. with connecting carried out on a plurality of singulated devices, i.e. on diced chips the devices being connected to a common substrate, e.g. interposer, said common substrate being separable into individual assemblies after connecting
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01005—Boron [B]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01006—Carbon [C]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01013—Aluminum [Al]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01027—Cobalt [Co]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01029—Copper [Cu]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01033—Arsenic [As]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01078—Platinum [Pt]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/01—Chemical elements
- H01L2924/01079—Gold [Au]
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/151—Die mounting substrate
- H01L2924/153—Connection portion
- H01L2924/1531—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
- H01L2924/15311—Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
- H01L2924/1815—Shape
- H01L2924/1816—Exposing the passive side of the semiconductor or solid-state body
- H01L2924/18162—Exposing the passive side of the semiconductor or solid-state body of a chip with build-up interconnect
Landscapes
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Computer Hardware Design (AREA)
- Power Engineering (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Ceramic Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Production Of Multi-Layered Print Wiring Board (AREA)
- Cooling Or The Like Of Semiconductors Or Solid State Devices (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW094100850A TWI250629B (en) | 2005-01-12 | 2005-01-12 | Electronic package and fabricating method thereof |
US11/269,613 US7632707B2 (en) | 2005-01-12 | 2005-11-09 | Electronic device package and method of manufacturing the same |
US12/611,356 US7838333B2 (en) | 2005-01-12 | 2009-11-03 | Electronic device package and method of manufacturing the same |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW094100850A TWI250629B (en) | 2005-01-12 | 2005-01-12 | Electronic package and fabricating method thereof |
Publications (2)
Publication Number | Publication Date |
---|---|
TWI250629B TWI250629B (en) | 2006-03-01 |
TW200625567A true TW200625567A (en) | 2006-07-16 |
Family
ID=36683053
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
TW094100850A TWI250629B (en) | 2005-01-12 | 2005-01-12 | Electronic package and fabricating method thereof |
Country Status (2)
Country | Link |
---|---|
US (2) | US7632707B2 (zh) |
TW (1) | TWI250629B (zh) |
Families Citing this family (5)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI250596B (en) * | 2004-07-23 | 2006-03-01 | Ind Tech Res Inst | Wafer-level chip scale packaging method |
US9601474B2 (en) * | 2005-07-22 | 2017-03-21 | Invensas Corporation | Electrically stackable semiconductor wafer and chip packages |
SG139594A1 (en) | 2006-08-04 | 2008-02-29 | Micron Technology Inc | Microelectronic devices and methods for manufacturing microelectronic devices |
CN112912995A (zh) * | 2018-10-19 | 2021-06-04 | 康宁股份有限公司 | 包括通孔的装置及用于制造通孔的方法和材料 |
CN111935946B (zh) * | 2019-05-13 | 2023-07-04 | 群创光电股份有限公司 | 电子装置 |
Family Cites Families (71)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4786357A (en) * | 1987-11-27 | 1988-11-22 | Xerox Corporation | Thermal ink jet printhead and fabrication method therefor |
US4875968A (en) * | 1989-02-02 | 1989-10-24 | Xerox Corporation | Method of fabricating ink jet printheads |
US4961821A (en) * | 1989-11-22 | 1990-10-09 | Xerox Corporation | Ode through holes and butt edges without edge dicing |
US5068006A (en) * | 1990-09-04 | 1991-11-26 | Xerox Corporation | Thermal ink jet printhead with pre-diced nozzle face and method of fabrication therefor |
US5229785A (en) * | 1990-11-08 | 1993-07-20 | Hewlett-Packard Company | Method of manufacture of a thermal inkjet thin film printhead having a plastic orifice plate |
US5308442A (en) * | 1993-01-25 | 1994-05-03 | Hewlett-Packard Company | Anisotropically etched ink fill slots in silicon |
US5387314A (en) * | 1993-01-25 | 1995-02-07 | Hewlett-Packard Company | Fabrication of ink fill slots in thermal ink-jet printheads utilizing chemical micromachining |
US5459501A (en) * | 1993-02-01 | 1995-10-17 | At&T Global Information Solutions Company | Solid-state ink-jet print head |
US5408739A (en) * | 1993-05-04 | 1995-04-25 | Xerox Corporation | Two-step dieing process to form an ink jet face |
KR100194130B1 (ko) * | 1994-03-30 | 1999-06-15 | 니시무로 타이죠 | 반도체 패키지 |
US5688716A (en) * | 1994-07-07 | 1997-11-18 | Tessera, Inc. | Fan-out semiconductor chip assembly |
US5487218A (en) * | 1994-11-21 | 1996-01-30 | International Business Machines Corporation | Method for making printed circuit boards with selectivity filled plated through holes |
JPH08167630A (ja) * | 1994-12-15 | 1996-06-25 | Hitachi Ltd | チップ接続構造 |
US6195883B1 (en) * | 1998-03-25 | 2001-03-06 | International Business Machines Corporation | Full additive process with filled plated through holes |
US5828394A (en) * | 1995-09-20 | 1998-10-27 | The Board Of Trustees Of The Leland Stanford Junior University | Fluid drop ejector and method |
US6013948A (en) | 1995-11-27 | 2000-01-11 | Micron Technology, Inc. | Stackable chip scale semiconductor package with mating contacts on opposed surfaces |
US6242321B1 (en) * | 1996-04-23 | 2001-06-05 | International Business Machines Corporation | Structure and fabrication method for non-planar memory elements |
US5789278A (en) * | 1996-07-30 | 1998-08-04 | Micron Technology, Inc. | Method for fabricating chip modules |
JP2828057B2 (ja) * | 1996-08-21 | 1998-11-25 | 日本電気株式会社 | チップサイズパッケージ |
KR100267155B1 (ko) * | 1996-09-13 | 2000-10-16 | 아끼구사 나오유끼 | 반도체 장치의 제조 방법 및 제조 장치 |
EP0954450A4 (en) * | 1997-01-24 | 2000-03-22 | California Inst Of Techn | MICROELECTROMECHANICAL VALVES |
US5890745A (en) * | 1997-01-29 | 1999-04-06 | The Board Of Trustees Of The Leland Stanford Junior University | Micromachined fluidic coupler |
US6235212B1 (en) * | 1997-07-15 | 2001-05-22 | Silverbrook Research Pty Ltd | Method of manufacture of an electrostatic ink jet printer |
US6833613B1 (en) * | 1997-12-18 | 2004-12-21 | Micron Technology, Inc. | Stacked semiconductor package having laser machined contacts |
US6126140A (en) * | 1997-12-29 | 2000-10-03 | Honeywell International Inc. | Monolithic bi-directional microvalve with enclosed drive electric field |
US6449831B1 (en) * | 1998-06-19 | 2002-09-17 | Lexmark International, Inc | Process for making a heater chip module |
US6039439A (en) * | 1998-06-19 | 2000-03-21 | Lexmark International, Inc. | Ink jet heater chip module |
US6127198A (en) * | 1998-10-15 | 2000-10-03 | Xerox Corporation | Method of fabricating a fluid drop ejector |
JP2000138313A (ja) * | 1998-10-30 | 2000-05-16 | Shinko Electric Ind Co Ltd | 半導体装置及びその製造方法 |
US6239485B1 (en) * | 1998-11-13 | 2001-05-29 | Fujitsu Limited | Reduced cross-talk noise high density signal interposer with power and ground wrap |
JP4809957B2 (ja) | 1999-02-24 | 2011-11-09 | 日本テキサス・インスツルメンツ株式会社 | 半導体装置の製造方法 |
US6915566B2 (en) * | 1999-03-01 | 2005-07-12 | Texas Instruments Incorporated | Method of fabricating flexible circuits for integrated circuit interconnections |
US6365974B1 (en) * | 1999-03-23 | 2002-04-02 | Texas Instruments Incorporated | Flex circuit substrate for an integrated circuit package |
US7349223B2 (en) * | 2000-05-23 | 2008-03-25 | Nanonexus, Inc. | Enhanced compliant probe card systems having improved planarity |
US6586836B1 (en) | 2000-03-01 | 2003-07-01 | Intel Corporation | Process for forming microelectronic packages and intermediate structures formed therewith |
US6513896B1 (en) * | 2000-03-10 | 2003-02-04 | Hewlett-Packard Company | Methods of fabricating fit firing chambers of different drop weights on a single printhead |
US6482574B1 (en) * | 2000-04-20 | 2002-11-19 | Hewlett-Packard Co. | Droplet plate architecture in ink-jet printheads |
US6570469B2 (en) * | 2000-06-27 | 2003-05-27 | Matsushita Electric Industrial Co., Ltd. | Multilayer ceramic device including two ceramic layers with multilayer circuit patterns that can support semiconductor and saw chips |
JP3951091B2 (ja) * | 2000-08-04 | 2007-08-01 | セイコーエプソン株式会社 | 半導体装置の製造方法 |
JP4049239B2 (ja) * | 2000-08-30 | 2008-02-20 | Tdk株式会社 | 表面弾性波素子を含む高周波モジュール部品の製造方法 |
US6586822B1 (en) | 2000-09-08 | 2003-07-01 | Intel Corporation | Integrated core microelectronic package |
US6409311B1 (en) * | 2000-11-24 | 2002-06-25 | Xerox Corporation | Bi-directional fluid ejection systems and methods |
US6555906B2 (en) | 2000-12-15 | 2003-04-29 | Intel Corporation | Microelectronic package having a bumpless laminated interconnection layer |
US6521485B2 (en) * | 2001-01-17 | 2003-02-18 | Walsin Advanced Electronics Ltd | Method for manufacturing wafer level chip size package |
JP2002301824A (ja) * | 2001-04-05 | 2002-10-15 | Fuji Xerox Co Ltd | インクジェット記録ヘッドおよびその作製方法、ならびにインクジェット記録装置 |
KR100394808B1 (ko) | 2001-07-19 | 2003-08-14 | 삼성전자주식회사 | 웨이퍼 레벨 적층 칩 패키지 및 그 제조 방법 |
US7001798B2 (en) * | 2001-11-14 | 2006-02-21 | Oki Electric Industry Co., Ltd. | Method of manufacturing semiconductor device |
US7332819B2 (en) * | 2002-01-09 | 2008-02-19 | Micron Technology, Inc. | Stacked die in die BGA package |
JP4020644B2 (ja) * | 2002-01-09 | 2007-12-12 | アルプス電気株式会社 | Sawフィルタモジュール |
US7011392B2 (en) * | 2002-01-24 | 2006-03-14 | Industrial Technology Research Institute | Integrated inkjet print head with rapid ink refill mechanism and off-shooter heater |
US6873529B2 (en) * | 2002-02-26 | 2005-03-29 | Kyocera Corporation | High frequency module |
US6626520B1 (en) * | 2002-05-23 | 2003-09-30 | Eastman Kodak Company | Drop-on-demand liquid emission using asymmetrical electrostatic device |
TW565918B (en) * | 2002-07-03 | 2003-12-11 | United Test Ct Inc | Semiconductor package with heat sink |
US6540337B1 (en) * | 2002-07-26 | 2003-04-01 | Hewlett-Packard Company | Slotted substrates and methods and systems for forming same |
US6938310B2 (en) * | 2002-08-26 | 2005-09-06 | Eastman Kodak Company | Method of making a multi-layer micro-electromechanical electrostatic actuator for producing drop-on-demand liquid emission devices |
US6966110B2 (en) * | 2002-09-25 | 2005-11-22 | Eastman Kodak Company | Fabrication of liquid emission device with symmetrical electrostatic mandrel |
JP3910908B2 (ja) * | 2002-10-29 | 2007-04-25 | 新光電気工業株式会社 | 半導体装置用基板及びこの製造方法、並びに半導体装置 |
US6905914B1 (en) * | 2002-11-08 | 2005-06-14 | Amkor Technology, Inc. | Wafer level package and fabrication method |
US6874867B2 (en) * | 2002-12-18 | 2005-04-05 | Eastman Kodak Company | Electrostatically actuated drop ejector |
US6820328B2 (en) * | 2002-12-23 | 2004-11-23 | Eastman Kodak Company | Method of removing heat from an electronic assemblage |
US6821450B2 (en) * | 2003-01-21 | 2004-11-23 | Hewlett-Packard Development Company, L.P. | Substrate and method of forming substrate for fluid ejection device |
US6863382B2 (en) * | 2003-02-06 | 2005-03-08 | Eastman Kodak Company | Liquid emission device having membrane with individually deformable portions, and methods of operating and manufacturing same |
US7126228B2 (en) * | 2003-04-23 | 2006-10-24 | Micron Technology, Inc. | Apparatus for processing semiconductor devices in a singulated form |
TWI236113B (en) * | 2003-08-28 | 2005-07-11 | Advanced Semiconductor Eng | Semiconductor chip package and method for making the same |
JP4208856B2 (ja) * | 2004-04-28 | 2009-01-14 | キヤノン株式会社 | 液体吐出ヘッドの製造方法 |
KR100690960B1 (ko) * | 2004-06-24 | 2007-03-09 | 삼성전자주식회사 | 스크린 프린팅 공정을 갖는 반도체 칩 패키지 제조 방법 |
US7267431B2 (en) * | 2004-06-30 | 2007-09-11 | Lexmark International, Inc. | Multi-fluid ejection device |
TWI250596B (en) * | 2004-07-23 | 2006-03-01 | Ind Tech Res Inst | Wafer-level chip scale packaging method |
KR100687069B1 (ko) * | 2005-01-07 | 2007-02-27 | 삼성전자주식회사 | 보호판이 부착된 이미지 센서 칩과 그의 제조 방법 |
US7438030B1 (en) * | 2005-08-26 | 2008-10-21 | The United States Of America As Represented By The Administrator Of The National Aeronautics And Space Administration | Actuator operated microvalves |
JP4246197B2 (ja) * | 2005-12-08 | 2009-04-02 | 三菱電機株式会社 | センサチップの破壊強度検査方法 |
-
2005
- 2005-01-12 TW TW094100850A patent/TWI250629B/zh active
- 2005-11-09 US US11/269,613 patent/US7632707B2/en active Active
-
2009
- 2009-11-03 US US12/611,356 patent/US7838333B2/en active Active
Also Published As
Publication number | Publication date |
---|---|
US20100112757A1 (en) | 2010-05-06 |
TWI250629B (en) | 2006-03-01 |
US20060157864A1 (en) | 2006-07-20 |
US7632707B2 (en) | 2009-12-15 |
US7838333B2 (en) | 2010-11-23 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
MX2007005198A (es) | Anteojos electro-activos y metodos para fabricarlos. | |
TW200638814A (en) | Thermal enhanced low profile package structure and method for fabricating the same | |
TW200625572A (en) | Three dimensional package structure of semiconductor chip embedded in substrate and method for fabricating the same | |
TW200733275A (en) | Semiconductor device and method of manufacturing the same | |
TW200725825A (en) | Embedded semiconductor chip structure and method for fabricating the same | |
TW200616086A (en) | Semiconductor-dielectric-semiconductor device structure fabrication by wafer bonding | |
SG170083A1 (en) | Method of fabricating semiconductor die with through-hole via on saw streets and through-hole via in active area of die | |
TW200705519A (en) | Semiconductor package without chip carrier and fabrication method thereof | |
TW200717676A (en) | Stack structure of semiconductor component embedded in supporting board and method for fabricating the same | |
TW200625529A (en) | Contact hole structures and contact structures and fabrication methods thereof | |
WO2008123172A1 (ja) | ヒートスプレッダモジュール、ヒートシンク及びそれらの製法 | |
TW200704582A (en) | Semiconductor composite device and method of manufacturing the same | |
WO2009001982A3 (en) | Metal-based photonic device package module and manufacturing method thereof | |
TW200605169A (en) | Circuit device and process for manufacture thereof | |
TW200723373A (en) | Conductive structure, manufacturing method for conductive structure, element substrate, and manufacturing method for element substrate | |
TW200719468A (en) | Package, package module and manufacturing method of the package | |
WO2002093663A3 (en) | Luminescent display device and method of manufacturing same | |
TW200702189A (en) | Method of manufacturing multi-layered substrate | |
TW200625567A (en) | Electronic package and fabricating method thereof | |
TW200612440A (en) | Polymer-matrix conductive film and method for fabricating the same | |
TW200603369A (en) | Wiring substrate and manufacturing method thereof | |
TW200743191A (en) | Chip structure and fabricating process thereof | |
WO2007043972A8 (en) | Device carrying an integrated circuit/components and method of producing the same | |
WO2008149818A1 (ja) | 積層型放熱基体およびこれを用いた放熱ユニット並びに電子装置 | |
TW200610466A (en) | Method for fabricating conductive bumps of a circuit board |