SE9901781L - Monteringsarrangemang för ett halvledarelement - Google Patents

Monteringsarrangemang för ett halvledarelement

Info

Publication number
SE9901781L
SE9901781L SE9901781A SE9901781A SE9901781L SE 9901781 L SE9901781 L SE 9901781L SE 9901781 A SE9901781 A SE 9901781A SE 9901781 A SE9901781 A SE 9901781A SE 9901781 L SE9901781 L SE 9901781L
Authority
SE
Sweden
Prior art keywords
chip
semiconductor element
pcb
raised members
raised
Prior art date
Application number
SE9901781A
Other languages
English (en)
Other versions
SE9901781D0 (sv
SE523164C2 (sv
Inventor
Leif Bergstedt
Katarina Boustedt
Original Assignee
Ericsson Telefon Ab L M
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Ericsson Telefon Ab L M filed Critical Ericsson Telefon Ab L M
Priority to SE9901781A priority Critical patent/SE523164C2/sv
Publication of SE9901781D0 publication Critical patent/SE9901781D0/sv
Priority to AU49675/00A priority patent/AU4967500A/en
Priority to PCT/SE2000/000977 priority patent/WO2000070671A1/en
Publication of SE9901781L publication Critical patent/SE9901781L/sv
Publication of SE523164C2 publication Critical patent/SE523164C2/sv

Links

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L24/00Arrangements for connecting or disconnecting semiconductor or solid-state bodies; Methods or apparatus related thereto
    • H01L24/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L24/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2224/00Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
    • H01L2224/80Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected
    • H01L2224/81Methods for connecting semiconductor or other solid state bodies using means for bonding being attached to, or being formed on, the surface to be connected using a bump connector
    • H01L2224/818Bonding techniques
    • H01L2224/81801Soldering or alloying
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01006Carbon [C]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01013Aluminum [Al]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01029Copper [Cu]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01033Arsenic [As]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01049Indium [In]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/0105Tin [Sn]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01061Promethium [Pm]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/01Chemical elements
    • H01L2924/01079Gold [Au]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/013Alloys
    • H01L2924/014Solder alloys
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/10251Elemental semiconductors, i.e. Group IV
    • H01L2924/10253Silicon [Si]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/102Material of the semiconductor or solid state bodies
    • H01L2924/1025Semiconducting materials
    • H01L2924/1026Compound semiconductors
    • H01L2924/1032III-V
    • H01L2924/10329Gallium arsenide [GaAs]
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/10Details of semiconductor or other solid state devices to be connected
    • H01L2924/11Device type
    • H01L2924/14Integrated circuits
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/15Details of package parts other than the semiconductor or other solid state devices to be connected
    • H01L2924/151Die mounting substrate
    • H01L2924/153Connection portion
    • H01L2924/1531Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface
    • H01L2924/15311Connection portion the connection portion being formed only on the surface of the substrate opposite to the die mounting surface being a ball array, e.g. BGA
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L2924/00Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
    • H01L2924/30Technical effects
    • H01L2924/35Mechanical effects
    • H01L2924/351Thermal stress
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/303Surface mounted components, e.g. affixing before soldering, aligning means, spacing means
    • HELECTRICITY
    • H05ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
    • H05KPRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
    • H05K3/00Apparatus or processes for manufacturing printed circuits
    • H05K3/30Assembling printed circuits with electric components, e.g. with resistor
    • H05K3/32Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits
    • H05K3/34Assembling printed circuits with electric components, e.g. with resistor electrically connecting electric components or wires to printed circuits by soldering
    • H05K3/341Surface mounted components
    • H05K3/3431Leadless components
    • H05K3/3436Leadless components having an array of bottom contacts, e.g. pad grid array or ball grid array components

Landscapes

  • Engineering & Computer Science (AREA)
  • Computer Hardware Design (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Wire Bonding (AREA)
  • Electric Connection Of Electric Components To Printed Circuits (AREA)
SE9901781A 1999-05-17 1999-05-17 Monteringsarrangemang för halvledarelement med lödkulor för inriktning till mottagande yta SE523164C2 (sv)

Priority Applications (3)

Application Number Priority Date Filing Date Title
SE9901781A SE523164C2 (sv) 1999-05-17 1999-05-17 Monteringsarrangemang för halvledarelement med lödkulor för inriktning till mottagande yta
AU49675/00A AU4967500A (en) 1999-05-17 2000-05-17 Mounting arrangement for a semiconductor element
PCT/SE2000/000977 WO2000070671A1 (en) 1999-05-17 2000-05-17 Mounting arrangement for a semiconductor element

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
SE9901781A SE523164C2 (sv) 1999-05-17 1999-05-17 Monteringsarrangemang för halvledarelement med lödkulor för inriktning till mottagande yta

Publications (3)

Publication Number Publication Date
SE9901781D0 SE9901781D0 (sv) 1999-05-17
SE9901781L true SE9901781L (sv) 2000-11-18
SE523164C2 SE523164C2 (sv) 2004-03-30

Family

ID=20415618

Family Applications (1)

Application Number Title Priority Date Filing Date
SE9901781A SE523164C2 (sv) 1999-05-17 1999-05-17 Monteringsarrangemang för halvledarelement med lödkulor för inriktning till mottagande yta

Country Status (3)

Country Link
AU (1) AU4967500A (sv)
SE (1) SE523164C2 (sv)
WO (1) WO2000070671A1 (sv)

Families Citing this family (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE102004037817B4 (de) * 2004-08-04 2014-08-07 Epcos Ag Elektrisches Bauelement in Flip-Chip-Bauweise
US8686560B2 (en) * 2010-04-07 2014-04-01 Maxim Integrated Products, Inc. Wafer-level chip-scale package device having bump assemblies configured to mitigate failures due to stress

Family Cites Families (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3871015A (en) * 1969-08-14 1975-03-11 Ibm Flip chip module with non-uniform connector joints
US4545610A (en) * 1983-11-25 1985-10-08 International Business Machines Corporation Method for forming elongated solder connections between a semiconductor device and a supporting substrate
JPH07307410A (ja) * 1994-05-16 1995-11-21 Hitachi Ltd 半導体装置
KR100192766B1 (ko) * 1995-07-05 1999-06-15 황인길 솔더볼을 입출력 단자로 사용하는 볼그리드 어레이 반도체 패키지의 솔더볼 평탄화 방법 및 그 기판구조
WO1999009590A1 (fr) * 1997-08-19 1999-02-25 Hitachi, Ltd. Procede de formation d'electrodes de points de soudure et procede de fabrication de dispositifs a semiconducteur

Also Published As

Publication number Publication date
AU4967500A (en) 2000-12-05
WO2000070671A1 (en) 2000-11-23
SE9901781D0 (sv) 1999-05-17
SE523164C2 (sv) 2004-03-30

Similar Documents

Publication Publication Date Title
MY125582A (en) Process for surface mounting flip chip carrier modules.
EP0248314A3 (en) Soldering of electronic components
EP0896501A3 (en) Mounting structure for one or more semiconductor devices
BR8903415A (pt) Pacote eletronico
EP0847088A3 (en) Semiconductor device, method for manufacturing the same, and method for mounting the same
MY123847A (en) Flip chip attach on flexible circuit carrier using chip with metallic cap on solder
JPS55121670A (en) Chip package for vertical semiconductor integrated circuit
WO2005048311A3 (en) Bump-on-lead flip chip interconnection
WO2000054322A8 (en) Flip chip with integrated flux and underfill
TW200629507A (en) Lead pin for mounting semiconductor and wiring board
CA2147396A1 (en) Supporting Member for Cooling Means and Electronic Package Using the Same
WO2003010796A8 (en) Structure and method for fabrication of a leadless chip carrier with embedded antenna
SG38931A1 (en) Thin packaging of multi-chip modules with enhanced thermal/power management
US8766453B2 (en) Packaged integrated circuit having large solder pads and method for forming
EP1677349A4 (en) SUBSTRATE FOR MOUNTING A SEMICONDUCTOR
SE9902300L (sv) Anordning för chipmontering i kavitet i flerlagers mönsterkort
TW200620513A (en) Method of connecting a semiconductor package to a printed wiring board
MY126386A (en) Method for packaging an integrated circuit
DE3881929D1 (de) Verbindungsverfahren fuer integrierte schaltungschips.
EP0918355A3 (en) Solder bump input/output pad for a surface mount circuit device
EP1126752B1 (en) Chip scale packaging on CTE matched printed wiring boards
SE9901781L (sv) Monteringsarrangemang för ett halvledarelement
WO2007051101A2 (en) Closed loop thermally enhanced flip chip bga
EP0720241A3 (en) Structure of and method for manufacturing an LED
WO1997037374A3 (en) Method of packaging multiple integrated circuit chips in a standard semiconductor device package

Legal Events

Date Code Title Description
NUG Patent has lapsed