NL7907768A - Met hoge snelheid werkzaam digitaalcomputerstelsel. - Google Patents

Met hoge snelheid werkzaam digitaalcomputerstelsel. Download PDF

Info

Publication number
NL7907768A
NL7907768A NL7907768A NL7907768A NL7907768A NL 7907768 A NL7907768 A NL 7907768A NL 7907768 A NL7907768 A NL 7907768A NL 7907768 A NL7907768 A NL 7907768A NL 7907768 A NL7907768 A NL 7907768A
Authority
NL
Netherlands
Prior art keywords
memory
signals
instructions
output
address
Prior art date
Application number
NL7907768A
Other languages
English (en)
Dutch (nl)
Original Assignee
Data General Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Data General Corp filed Critical Data General Corp
Publication of NL7907768A publication Critical patent/NL7907768A/nl

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/30003Arrangements for executing specific machine instructions
    • G06F9/3004Arrangements for executing specific machine instructions to perform operations on memory
    • G06F9/30043LOAD or STORE instructions; Clear instruction
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus
    • G06F13/1605Handling requests for interconnection or transfer for access to memory bus based on arbitration
    • G06F13/161Handling requests for interconnection or transfer for access to memory bus based on arbitration with latency improvement
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/14Handling requests for interconnection or transfer
    • G06F13/16Handling requests for interconnection or transfer for access to memory bus
    • G06F13/1668Details of memory controller
    • G06F13/1689Synchronisation and timing concerns
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/38Information transfer, e.g. on bus
    • G06F13/382Information transfer, e.g. on bus using universal interface adapter
    • G06F13/385Information transfer, e.g. on bus using universal interface adapter for adaptation of a particular data processing system to different peripheral devices
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/30145Instruction analysis, e.g. decoding, instruction word fields
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F9/00Arrangements for program control, e.g. control units
    • G06F9/06Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
    • G06F9/30Arrangements for executing machine instructions, e.g. instruction decode
    • G06F9/38Concurrent instruction execution, e.g. pipeline or look ahead
    • G06F9/3818Decoding for concurrent execution
    • G06F9/3822Parallel decoding, e.g. parallel decode units

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Software Systems (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Advance Control (AREA)
  • Executing Machine-Instructions (AREA)
  • Multi Processors (AREA)
  • Dram (AREA)
  • Microcomputers (AREA)
  • Memory System Of A Hierarchy Structure (AREA)
  • Bus Control (AREA)
NL7907768A 1978-11-08 1979-10-22 Met hoge snelheid werkzaam digitaalcomputerstelsel. NL7907768A (nl)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US95903878 1978-11-08
US05/959,038 US4316244A (en) 1978-11-08 1978-11-08 Memory apparatus for digital computer system

Publications (1)

Publication Number Publication Date
NL7907768A true NL7907768A (nl) 1980-05-12

Family

ID=25501594

Family Applications (1)

Application Number Title Priority Date Filing Date
NL7907768A NL7907768A (nl) 1978-11-08 1979-10-22 Met hoge snelheid werkzaam digitaalcomputerstelsel.

Country Status (8)

Country Link
US (1) US4316244A (US20090192370A1-20090730-C00001.png)
JP (1) JPS55102050A (US20090192370A1-20090730-C00001.png)
AU (1) AU532100B2 (US20090192370A1-20090730-C00001.png)
CA (1) CA1134051A (US20090192370A1-20090730-C00001.png)
DE (2) DE2953861C2 (US20090192370A1-20090730-C00001.png)
FR (1) FR2443099B1 (US20090192370A1-20090730-C00001.png)
GB (1) GB2034944B (US20090192370A1-20090730-C00001.png)
NL (1) NL7907768A (US20090192370A1-20090730-C00001.png)

Families Citing this family (25)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS56152049A (en) * 1980-04-25 1981-11-25 Toshiba Corp Microprogram control system
US4467417A (en) * 1981-09-16 1984-08-21 Honeywell Information Systems Inc. Flexible logic transfer and instruction decoding system
WO1985000453A1 (en) * 1983-07-11 1985-01-31 Prime Computer, Inc. Data processing system
US4622630A (en) * 1983-10-28 1986-11-11 Data General Corporation Data processing system having unique bus control protocol
US4764896A (en) * 1985-07-01 1988-08-16 Honeywell Inc. Microprocessor assisted memory to memory move apparatus
US5179716A (en) * 1986-07-02 1993-01-12 Advanced Micro Devices, Inc. Programmable expandable controller with flexible I/O
EP0261628B1 (de) * 1986-09-26 1991-05-02 Siemens Aktiengesellschaft Vorausladeeinrichtung zum mikroprogrammierten und verdeckten Bereitstellen von Maschinenbefehlen in einem Prozessor
US4980850A (en) * 1987-05-14 1990-12-25 Digital Equipment Corporation Automatic sizing memory system with multiplexed configuration signals at memory modules
DE68925376T2 (de) * 1988-04-20 1996-09-05 Sanyo Electric Co In Direktabbildung und in Bankabbildung wirksamer Informationsprozessor und Verfahren zum Schalten der Abbildungsschemas
CA2011518C (en) * 1989-04-25 1993-04-20 Ronald N. Fortino Distributed cache dram chip and control method
US5283868A (en) * 1989-05-17 1994-02-01 International Business Machines Corp. Providing additional system characteristics to a data processing system through operations of an application program, transparently to the operating system
US5369749A (en) * 1989-05-17 1994-11-29 Ibm Corporation Method and apparatus for the direct transfer of information between application programs running on distinct processors without utilizing the services of one or both operating systems
US5369767A (en) * 1989-05-17 1994-11-29 International Business Machines Corp. Servicing interrupt requests in a data processing system without using the services of an operating system
US5144692A (en) * 1989-05-17 1992-09-01 International Business Machines Corporation System for controlling access by first system to portion of main memory dedicated exclusively to second system to facilitate input/output processing via first system
US5113522A (en) * 1989-05-17 1992-05-12 International Business Machines Corporation Data processing system with system resource management for itself and for an associated alien processor
US5325517A (en) * 1989-05-17 1994-06-28 International Business Machines Corporation Fault tolerant data processing system
US5155809A (en) * 1989-05-17 1992-10-13 International Business Machines Corp. Uncoupling a central processing unit from its associated hardware for interaction with data handling apparatus alien to the operating system controlling said unit and hardware
EP0509058A4 (en) * 1990-01-05 1993-11-18 Maspar Computer Corporation Router chip with quad-crossbar and hyperbar personalities
US5313590A (en) * 1990-01-05 1994-05-17 Maspar Computer Corporation System having fixedly priorized and grouped by positions I/O lines for interconnecting router elements in plurality of stages within parrallel computer
EP0509055A4 (en) * 1990-01-05 1994-07-27 Maspar Computer Corp Parallel processor memory system
US5280474A (en) * 1990-01-05 1994-01-18 Maspar Computer Corporation Scalable processor to processor and processor-to-I/O interconnection network and method for parallel processing arrays
US5301299A (en) * 1990-06-07 1994-04-05 Intel Corporation Optimized write protocol for memory accesses utilizing row and column strobes
KR100295074B1 (ko) * 1992-12-22 2001-09-17 리패치 응용주문형집적회로인에러정정코드메모리제어기
JP4001461B2 (ja) * 1999-01-25 2007-10-31 三菱電機株式会社 プログラマブルコントローラの周辺装置
EP1643658A1 (en) 2004-10-04 2006-04-05 Sony Deutschland GmbH Power line communication method

Family Cites Families (18)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE1935390U (de) 1965-12-06 1966-03-24 Huelsta Moebelwerk Alois Huels Scharnier fuer moebeltueren.
US3764988A (en) * 1971-03-01 1973-10-09 Hitachi Ltd Instruction processing device using advanced control system
US3736566A (en) * 1971-08-18 1973-05-29 Ibm Central processing unit with hardware controlled checkpoint and retry facilities
FR2226079A5 (US20090192370A1-20090730-C00001.png) * 1973-04-13 1974-11-08 Honeywell Bull Soc Ind
US3810110A (en) * 1973-05-01 1974-05-07 Digital Equipment Corp Computer system overlap of memory operation
US3900836A (en) * 1973-11-30 1975-08-19 Ibm Interleaved memory control signal handling apparatus using pipelining techniques
JPS50128948A (US20090192370A1-20090730-C00001.png) * 1974-03-29 1975-10-11
US4048623A (en) 1974-09-25 1977-09-13 Data General Corporation Data processing system
US4024508A (en) * 1975-06-19 1977-05-17 Honeywell Information Systems, Inc. Database instruction find serial
DE2537787A1 (de) 1975-08-25 1977-03-03 Computer Ges Konstanz Modularer arbeitsspeicher fuer eine datenverarbeitungsanlage und verfahren zum durchfuehren von speicherzugriffen an diesem speicher
US4045781A (en) * 1976-02-13 1977-08-30 Digital Equipment Corporation Memory module with selectable byte addressing for digital data processing system
US4156925A (en) * 1976-04-30 1979-05-29 International Business Machines Corporation Overlapped and interleaved control store with address modifiers
US4095265A (en) * 1976-06-07 1978-06-13 International Business Machines Corporation Memory control structure for a pipelined mini-processor system
US4079455A (en) * 1976-12-13 1978-03-14 Rca Corporation Microprocessor architecture
DE2704560C2 (de) * 1977-02-03 1979-01-18 Siemens Ag, 1000 Berlin Und 8000 Muenchen Datenverarbeitende Anlage mit paralleler Bereitstellung und Ausführung von Maschinenbefehlen
US4122359A (en) * 1977-04-27 1978-10-24 Honeywell Inc. Memory protection arrangement
US4130899A (en) * 1977-11-25 1978-12-19 Ncr Corporation System for operating volatile memory in normal and standby modes
US4189767A (en) * 1978-06-05 1980-02-19 Bell Telephone Laboratories, Incorporated Accessing arrangement for interleaved modular memories

Also Published As

Publication number Publication date
FR2443099A1 (fr) 1980-06-27
JPS55102050A (en) 1980-08-04
DE2944419A1 (de) 1980-05-14
GB2034944A (en) 1980-06-11
GB2034944B (en) 1982-12-22
AU532100B2 (en) 1983-09-15
FR2443099B1 (fr) 1988-03-25
CA1134051A (en) 1982-10-19
DE2953861C2 (US20090192370A1-20090730-C00001.png) 1989-01-26
US4316244A (en) 1982-02-16
AU5222879A (en) 1980-05-15
DE2953861A1 (US20090192370A1-20090730-C00001.png) 1982-09-16
DE2944419C2 (US20090192370A1-20090730-C00001.png) 1988-08-18

Similar Documents

Publication Publication Date Title
NL7907768A (nl) Met hoge snelheid werkzaam digitaalcomputerstelsel.
KR970008187B1 (ko) 명령 연속흐름을 갖는 프로세서 제어된 인터페이스
US4736293A (en) Interleaved set-associative memory
KR101533564B1 (ko) 메모리 내 cpu 캐시 아키텍처
US6510510B1 (en) Digital signal processor having distributed register file
US5280594A (en) Architecture for high speed contiguous sequential access memories
EP0636987A2 (en) Functional pipelined cache memory
EP0121373B1 (en) Multilevel controller for a cache memory interface in a multiprocessing system
US4631663A (en) Macroinstruction execution in a microprogram-controlled processor
EP0149451A2 (en) Apparatus and method for reconfiguring a memory in a data processing system
JPH05225053A (ja) セットアソシアティブキャッシュにおける高速タグ比較及びバンク選択
JPH01156845A (ja) メモリ・システム
WO1999036849A1 (en) Write-buffer fifo architecture with random access snooping capability
US3956737A (en) Memory system with parallel access to multi-word blocks
JPH04245347A (ja) デイジタル処理システム
JPH01503011A (ja) キャッシュマネッジメントシステムを含むデジタルデータ処理システム用汎用プロセッサユニット
JPS6120156A (ja) メモリ・チツプ
EP1238339A1 (en) Interface for a memory unit
US5313605A (en) High bandwith output hierarchical memory store including a cache, fetch buffer and ROM
US6266796B1 (en) Data ordering for cache data transfer
EP0239299B1 (en) Overlapped control store
EP0426111B1 (en) Memory control system
CN106445879B (zh) 一种SoC装置
EP0473804A1 (en) Alignment of line elements for memory to cache data transfer
JP2680828B2 (ja) ディジタル装置

Legal Events

Date Code Title Description
A85 Still pending on 85-01-01
BA A request for search or an international-type search has been filed
BB A search report has been drawn up
BC A request for examination has been filed
BV The patent application has lapsed