MX166183B - Sistema de deteccion de paridad para una circuiteria de barra colectora amplia - Google Patents
Sistema de deteccion de paridad para una circuiteria de barra colectora ampliaInfo
- Publication number
- MX166183B MX166183B MX005921A MX592187A MX166183B MX 166183 B MX166183 B MX 166183B MX 005921 A MX005921 A MX 005921A MX 592187 A MX592187 A MX 592187A MX 166183 B MX166183 B MX 166183B
- Authority
- MX
- Mexico
- Prior art keywords
- data
- lines
- conductive
- destination
- source
- Prior art date
Links
- 238000001514 detection method Methods 0.000 title 1
- 230000000875 corresponding effect Effects 0.000 abstract 3
- 230000002596 correlated effect Effects 0.000 abstract 1
Classifications
-
- G—PHYSICS
- G06—COMPUTING; CALCULATING OR COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F11/00—Error detection; Error correction; Monitoring
- G06F11/07—Responding to the occurrence of a fault, e.g. fault tolerance
- G06F11/08—Error detection or correction by redundancy in data representation, e.g. by using checking codes
- G06F11/10—Adding special bits or symbols to the coded information, e.g. parity check, casting out 9's or 11's
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Quality & Reliability (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Detection And Correction Of Errors (AREA)
- Detection And Prevention Of Errors In Transmission (AREA)
- Error Detection And Correction (AREA)
Abstract
La presente invención se refiere a sistema de transferencia de datos, para detectar la confiabilidad de transferencia de datos, del tipo que comprende una barra conductora de transferencia con número determinado de líneas de bitios de datos, organizadas en grupos de un número predeterminado de líneas, de tal manera que cada línea se suministre por una lasca conductora múltiple, y una lasca receptora múltiple correspondiente, caracterizado porque incluye: una fuente y un destino, de tal manera que la barra colectora de transferencia de datos transfiere datos de la fuente al destino; una pluralidad de lascas conductoras conectadas para recibir datos de la fuente, de tal manera que el número de lascas conductoras sea igual al número de líneas de bitios de datos entre el número de líneas en un grupo, siendo dicho número de líneas en un grupo, un submúltiplo del número de líneas de bitios de datos; una pluralidad de lascas receptoras, cada una conectada para recibir un número determinado de líneas de bitios de datos de cada lasca conductora correlacionada, para la transferencia subsecuente al destino; un primer detector conectado a la fuente, para detectar cada bitio de datos en cada línea de entrada correspondiente a cada lasca conductora, para proporcionar un primer juego de bitios de paridad resultante; un segundo detector conectado al destino, para detectar cada uno de los bitios de datos en cada línea de salida correspondiente de la lasca receptora, a fin de proporcionar un segundo juego de bitios de paridad resultante y; detectores para comparar el primero y el segundo juegos de bitios generará una señal de error.
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US06/848,073 US4710935A (en) | 1986-04-04 | 1986-04-04 | Parity detection system for wide bus circuitry |
Publications (1)
Publication Number | Publication Date |
---|---|
MX166183B true MX166183B (es) | 1992-12-23 |
Family
ID=25302268
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
MX005921A MX166183B (es) | 1986-04-04 | 1987-04-06 | Sistema de deteccion de paridad para una circuiteria de barra colectora amplia |
Country Status (7)
Country | Link |
---|---|
US (1) | US4710935A (es) |
EP (1) | EP0265454B1 (es) |
JP (1) | JP2559243B2 (es) |
CA (1) | CA1267460A (es) |
DE (1) | DE3788190T2 (es) |
MX (1) | MX166183B (es) |
WO (1) | WO1987006035A1 (es) |
Families Citing this family (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
GB2219172B (en) * | 1988-03-30 | 1992-07-08 | Plessey Co Plc | A data path checking system |
US5107507A (en) * | 1988-05-26 | 1992-04-21 | International Business Machines | Bidirectional buffer with latch and parity capability |
DE3843564A1 (de) * | 1988-12-23 | 1990-06-28 | Standard Elektrik Lorenz Ag | Verfahren zur ueberpruefung von verbindungs- und/oder schalteinrichtungen und/oder -leitungen |
US5097410A (en) * | 1988-12-30 | 1992-03-17 | International Business Machines Corporation | Multimode data system for transferring control and data information in an i/o subsystem |
US5777608A (en) * | 1989-03-10 | 1998-07-07 | Board Of Regents, The University Of Texas System | Apparatus and method for in-parallel scan-line graphics rendering using content-searchable memories |
US5758148A (en) * | 1989-03-10 | 1998-05-26 | Board Of Regents, The University Of Texas System | System and method for searching a data base using a content-searchable memory |
US4989180A (en) * | 1989-03-10 | 1991-01-29 | Board Of Regents, The University Of Texas System | Dynamic memory with logic-in-refresh |
US5128944A (en) * | 1989-05-26 | 1992-07-07 | Texas Instruments Incorporated | Apparatus and method for providing notification of bit-cell failure in a redundant-bit-cell memory |
US5271023A (en) * | 1991-06-03 | 1993-12-14 | Motorola, Inc. | Uninterruptable fault tolerant data processor |
US5517514A (en) * | 1992-11-12 | 1996-05-14 | Amdahl Corporation | Parity checking system with reduced usage of I/O pins |
US6148034A (en) * | 1996-12-05 | 2000-11-14 | Linden Technology Limited | Apparatus and method for determining video encoding motion compensation vectors |
US9704540B2 (en) * | 2014-06-05 | 2017-07-11 | Micron Technology, Inc. | Apparatuses and methods for parity determination using sensing circuitry |
US10810077B1 (en) * | 2018-06-11 | 2020-10-20 | Ambarella International Lp | Rapid soft-error detection |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3882460A (en) * | 1973-11-02 | 1975-05-06 | Burroughs Corp | Serial transfer error detection logic |
US4006467A (en) * | 1975-11-14 | 1977-02-01 | Honeywell Information Systems, Inc. | Error-correctible bit-organized RAM system |
JPS53105137A (en) * | 1977-02-25 | 1978-09-13 | Hitachi Ltd | Memory unit |
JPS5413229A (en) * | 1977-07-01 | 1979-01-31 | Toshiba Corp | Parity inspection system |
US4360917A (en) * | 1979-02-07 | 1982-11-23 | The Warner & Swasey Company | Parity fault locating means |
US4245344A (en) * | 1979-04-02 | 1981-01-13 | Rockwell International Corporation | Processing system with dual buses |
JPS58105500A (ja) * | 1981-11-23 | 1983-06-23 | スペリ・コ−ポレ−シヨン | メモリ駆動回路故障検出システム及び方法 |
-
1986
- 1986-04-04 US US06/848,073 patent/US4710935A/en not_active Expired - Lifetime
-
1987
- 1987-03-17 EP EP87902281A patent/EP0265454B1/en not_active Expired - Lifetime
- 1987-03-17 DE DE87902281T patent/DE3788190T2/de not_active Expired - Fee Related
- 1987-03-17 JP JP62502077A patent/JP2559243B2/ja not_active Expired - Fee Related
- 1987-03-17 WO PCT/US1987/000592 patent/WO1987006035A1/en active IP Right Grant
- 1987-03-30 CA CA000533374A patent/CA1267460A/en not_active Expired
- 1987-04-06 MX MX005921A patent/MX166183B/es unknown
Also Published As
Publication number | Publication date |
---|---|
EP0265454A1 (en) | 1988-05-04 |
JP2559243B2 (ja) | 1996-12-04 |
WO1987006035A1 (en) | 1987-10-08 |
US4710935A (en) | 1987-12-01 |
DE3788190T2 (de) | 1994-05-05 |
EP0265454B1 (en) | 1993-11-18 |
CA1267460A (en) | 1990-04-03 |
DE3788190D1 (de) | 1993-12-23 |
EP0265454A4 (en) | 1990-04-10 |
JPS63502939A (ja) | 1988-10-27 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
MX166183B (es) | Sistema de deteccion de paridad para una circuiteria de barra colectora amplia | |
ES8202643A1 (es) | Micropastilla de circuito integrado. | |
ES2094552T3 (es) | Interfase de red. | |
KR850004675A (ko) | 오차교정 및 검출 시스템 | |
JPH0691511B2 (ja) | 信号チエツク装置 | |
US20070278387A1 (en) | Digital readout system | |
FI64474C (fi) | Saett att oevervaka klocksignaler i digitala system | |
GB1106689A (en) | Data processing equipment | |
ES400051A1 (es) | Mejoras en los circuitos para la prueba continua de los procesos de informacion. | |
EP0130429B1 (en) | Failure detection apparatus | |
GB1391976A (en) | Information stores | |
US6505321B1 (en) | Fault tolerant parity generation | |
US5299136A (en) | Fully testable DCVS circuits with single-track global wiring | |
GB1316462A (en) | Method and circuit arrangements for the rror-correction of information | |
KR860009425A (ko) | 다이오드 매트릭스형 디코오더와 여분형태를 갖는 반도체 메모리장치 | |
EP0100825A3 (en) | True single error correction and multiple error detection system | |
JPS53132953A (en) | Detection system for trouble of signal bus | |
JPH05173813A (ja) | 障害許容ロジックシステム及びロジックシステムから出力データを提供する方法 | |
US4143354A (en) | Detection of errors in digital signals | |
GB1480208A (en) | Digital computers | |
SU1075313A1 (ru) | Устройство дл обнаружени и коррекции одиночных ошибок | |
US3142817A (en) | Information comparison circuits | |
SU818018A1 (ru) | Устройство дл контрол числаЕдиНиц B КОдЕ | |
Bareyre et al. | A new monolothic integrated circuit for multiwire proportional chamber (MWPC) read-out system | |
GB2125590B (en) | Data storage with error detection |