KR950023193A - Redundancy control method of redundant processor board and its device - Google Patents
Redundancy control method of redundant processor board and its device Download PDFInfo
- Publication number
- KR950023193A KR950023193A KR1019930027684A KR930027684A KR950023193A KR 950023193 A KR950023193 A KR 950023193A KR 1019930027684 A KR1019930027684 A KR 1019930027684A KR 930027684 A KR930027684 A KR 930027684A KR 950023193 A KR950023193 A KR 950023193A
- Authority
- KR
- South Korea
- Prior art keywords
- redundant
- processor board
- processor
- predetermined
- board
- Prior art date
Links
Landscapes
- Hardware Redundancy (AREA)
- Saccharide Compounds (AREA)
Abstract
본 발명은 백보드에서 이중화로 운용되는 각 슬롯쌍에 싱글로 운용되는 두개의 프로세서 보드 또는 이중화로 운용되는 한쌍의 프로세서 보드가 모드 장착 가능하도록 해주는 백보드 슬롯을 이중화 또는 싱글 운용하기 위한 프로세서 보드의 이중화 제어방법 및 장치에 관한 것으로, 프로세서 보드에서 출력되는 이중화 신호 출력을 제어하여 싱글로 운용되는 프로세서 보드가 백보드에서 이중화 신호선으로 연결된 두 슬롯에 각각 실장되더라도 정상적인 기능을 수행할 수 있도록 해주는 백보드 슬롯을 이중화 또는 싱글 운용하기 위한 프로세서 보드의 이중화 제어방법 및 장치를 제공하여 백보드의 효율의 증대와 함께 시스템 사용되는 백보드의 수량을 줄일 수 있기 때문에 시스템 전체가격을 낮출 수 있는 효과가 있다.The present invention provides dual control of a processor board for dual or single operation of a back board slot that allows two processor boards operated as a single or a pair of processor boards operated as a redundancy mode to each slot pair operated as a redundant in the back board. The present invention relates to a method and apparatus for controlling a redundant signal output from a processor board so that a single-operated processor board can perform a normal function even if it is mounted in two slots connected to a redundant signal line on the back board. By providing a dual control method and apparatus for the processor board for single operation, the efficiency of the back board can be increased and the number of back boards used in the system can be reduced, thereby reducing the overall system price.
Description
본 내용은 요부공개 건이므로 전문내용을 수록하지 않았음Since this is an open matter, no full text was included.
제2도는 본 발명에 따른 이중화 제어장치를 설명하기 위한 도면.2 is a view for explaining a redundancy control device according to the present invention.
Claims (2)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019930027684A KR960014697B1 (en) | 1993-12-14 | 1993-12-14 | Double processor board |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1019930027684A KR960014697B1 (en) | 1993-12-14 | 1993-12-14 | Double processor board |
Publications (2)
Publication Number | Publication Date |
---|---|
KR950023193A true KR950023193A (en) | 1995-07-28 |
KR960014697B1 KR960014697B1 (en) | 1996-10-19 |
Family
ID=19370953
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1019930027684A KR960014697B1 (en) | 1993-12-14 | 1993-12-14 | Double processor board |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR960014697B1 (en) |
-
1993
- 1993-12-14 KR KR1019930027684A patent/KR960014697B1/en not_active IP Right Cessation
Also Published As
Publication number | Publication date |
---|---|
KR960014697B1 (en) | 1996-10-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR960039713A (en) | Selector and Multiple Vocoder Interface Devices and Methods in Mobile Communication Systems | |
KR950023193A (en) | Redundancy control method of redundant processor board and its device | |
KR960038645A (en) | Asynchronous serial communication transmitter / receiver between two processors using partner memory | |
KR970031616A (en) | Communication system for selectively using multiple communication transmission methods | |
KR960042387A (en) | Hi-Fi Plus Interrupt Bus Arbitration Method | |
US4672603A (en) | Combined analog/digital CCIS data transmitter/receiver circuit | |
KR100430235B1 (en) | Circuit for controlling data transfer between system board and sub-board using common data/address bus line | |
KR950022597A (en) | Inter-processor communication device using PIPO memory | |
KR930007471B1 (en) | C-channel matching system | |
KR960038644A (en) | Asynchronous serial communication transmitter / receiver between two processors using partner memory | |
KR960042391A (en) | DM controller in high speed medium computer system | |
KR940008321A (en) | Communication path selection circuit between master and slave systems with redundancy | |
KR100232229B1 (en) | Pci to pci bridge | |
KR960018955A (en) | Programmable controller | |
KR960039738A (en) | Pulse code modulation multiple access and switching device using dual port ram | |
KR0121116Y1 (en) | Message transceiving system among multi-processor | |
KR940000989A (en) | General purpose neural network board for connection with IBM-PC | |
KR920003185A (en) | Node Computer Architecture Supporting Communication Method Between Node Computers in Parallel Processing System | |
KR19980034794A (en) | Multiple Interrupt Matching Units | |
KR910005621A (en) | Test and Maintenance Device | |
KR940020193A (en) | AM CODE generator | |
JPS58131844A (en) | Data transmitter | |
KR970049252A (en) | Board Isolation Circuit of Bus System | |
KR930008646A (en) | Personal computer serial communication interface | |
KR950020231A (en) | Dual write method and device for processor board redundancy |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
A201 | Request for examination | ||
N231 | Notification of change of applicant | ||
G160 | Decision to publish patent application | ||
E701 | Decision to grant or registration of patent right | ||
GRNT | Written decision to grant | ||
LAPS | Lapse due to unpaid annual fee |