KR20050002005A - Method for fabricating semiconductor device capable of forming storage node contact hole and insulating spacer of bit line - Google Patents
Method for fabricating semiconductor device capable of forming storage node contact hole and insulating spacer of bit line Download PDFInfo
- Publication number
- KR20050002005A KR20050002005A KR1020030043050A KR20030043050A KR20050002005A KR 20050002005 A KR20050002005 A KR 20050002005A KR 1020030043050 A KR1020030043050 A KR 1020030043050A KR 20030043050 A KR20030043050 A KR 20030043050A KR 20050002005 A KR20050002005 A KR 20050002005A
- Authority
- KR
- South Korea
- Prior art keywords
- interlayer insulating
- forming
- bit line
- storage node
- contact hole
- Prior art date
Links
- 239000004065 semiconductor Substances 0.000 title claims abstract description 35
- 238000000034 method Methods 0.000 title claims abstract description 28
- 238000003860 storage Methods 0.000 title claims abstract description 26
- 125000006850 spacer group Chemical group 0.000 title claims abstract description 23
- 239000011229 interlayer Substances 0.000 claims abstract description 45
- 239000010410 layer Substances 0.000 claims abstract description 27
- 238000005530 etching Methods 0.000 claims abstract description 21
- 239000000758 substrate Substances 0.000 claims abstract description 18
- 238000009413 insulation Methods 0.000 claims abstract 4
- 238000004519 manufacturing process Methods 0.000 claims description 12
- 150000004767 nitrides Chemical class 0.000 claims description 11
- 239000000203 mixture Substances 0.000 claims 2
- 230000007423 decrease Effects 0.000 abstract description 2
- 239000003990 capacitor Substances 0.000 description 5
- 239000007789 gas Substances 0.000 description 5
- 230000003071 parasitic effect Effects 0.000 description 4
- 230000004888 barrier function Effects 0.000 description 2
- 238000000151 deposition Methods 0.000 description 2
- 238000009792 diffusion process Methods 0.000 description 2
- 239000002184 metal Substances 0.000 description 2
- XUIMIQQOPSSXEZ-UHFFFAOYSA-N Silicon Chemical compound [Si] XUIMIQQOPSSXEZ-UHFFFAOYSA-N 0.000 description 1
- ATJFFYVFTNAWJD-UHFFFAOYSA-N Tin Chemical compound [Sn] ATJFFYVFTNAWJD-UHFFFAOYSA-N 0.000 description 1
- 239000011248 coating agent Substances 0.000 description 1
- 238000000576 coating method Methods 0.000 description 1
- 230000008021 deposition Effects 0.000 description 1
- 238000010586 diagram Methods 0.000 description 1
- 230000010354 integration Effects 0.000 description 1
- 239000011259 mixed solution Substances 0.000 description 1
- 238000012986 modification Methods 0.000 description 1
- 230000004048 modification Effects 0.000 description 1
- 238000005498 polishing Methods 0.000 description 1
- 229910021420 polycrystalline silicon Inorganic materials 0.000 description 1
- 229920000642 polymer Polymers 0.000 description 1
- 229920005591 polysilicon Polymers 0.000 description 1
- 230000008054 signal transmission Effects 0.000 description 1
- 229910052710 silicon Inorganic materials 0.000 description 1
- 239000010703 silicon Substances 0.000 description 1
- 239000000126 substance Substances 0.000 description 1
- 238000006467 substitution reaction Methods 0.000 description 1
Classifications
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/30—DRAM devices comprising one-transistor - one-capacitor [1T-1C] memory cells
- H10B12/48—Data lines or contacts therefor
- H10B12/482—Bit lines
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/28—Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
- H01L21/28008—Making conductor-insulator-semiconductor electrodes
- H01L21/28017—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon
- H01L21/28247—Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor being silicon passivation or protection of the electrode, e.g. using re-oxidation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/02—Manufacture or treatment of semiconductor devices or of parts thereof
- H01L21/04—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer
- H01L21/18—Manufacture or treatment of semiconductor devices or of parts thereof the devices having potential barriers, e.g. a PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic Table or AIIIBV compounds with or without impurities, e.g. doping materials
- H01L21/30—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26
- H01L21/31—Treatment of semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/26 to form insulating layers thereon, e.g. for masking or by using photolithographic techniques; After treatment of these layers; Selection of materials for these layers
- H01L21/3105—After-treatment
- H01L21/311—Etching the insulating layers by chemical or physical means
- H01L21/31105—Etching inorganic layers
- H01L21/31111—Etching inorganic layers by chemical means
- H01L21/31116—Etching inorganic layers by chemical means by dry-etching
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76802—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing by forming openings in dielectrics
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10B—ELECTRONIC MEMORY DEVICES
- H10B12/00—Dynamic random access memory [DRAM] devices
- H10B12/01—Manufacture or treatment
- H10B12/02—Manufacture or treatment for one transistor one-capacitor [1T-1C] memory cells
- H10B12/03—Making the capacitor or connections thereto
- H10B12/033—Making the capacitor or connections thereto the capacitor extending over the transistor
- H10B12/0335—Making a connection between the transistor and the capacitor, e.g. plug
Landscapes
- Engineering & Computer Science (AREA)
- Manufacturing & Machinery (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Chemical & Material Sciences (AREA)
- Chemical Kinetics & Catalysis (AREA)
- General Chemical & Material Sciences (AREA)
- Inorganic Chemistry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Semiconductor Memories (AREA)
Abstract
Description
본 발명은 반도체 소자 제조 방법에 관한 것으로 특히, 스토리지 노드 콘택홀 및 비트라인 절연막 스페이서를 동시에 형성하는 반도체 소자 제조 방법에 관한것이다.The present invention relates to a method for manufacturing a semiconductor device, and more particularly, to a method for manufacturing a semiconductor device for simultaneously forming a storage node contact hole and a bit line insulating spacer.
반도체 소자가 고집적화 및 고속화 되어감에 따라 콘택 공정 마진의 확보가 시급한 문제로 대두되고 있으며, 또한 정보의 신속한 처리를 위해 신호 전달 속도가 빠른 소자가 요구되고 있다. 하부 도전층과 상부 도전층을 전기적으로 연결시켜 주기 위해 콘택홀을 형성하는데, 소자의 고집적화에 따라 콘택홀의 크기가 줄어들어 콘택홀을 양호하게 매립시키는 방안으로 랜딩 플러그 콘택(landing plug contact, LPC)을 형성하는 방법을 적용하고 있다. 또한, 고속 소자를 구현시키기 위해 워드 라인, 비트 라인, 캐패시터, 금속 배선 등과 같은 반도체 소자에 적용되는 도전층을 전기 전도도가 우수한 금속을 사용하여 형성하고 있는 추세이다. 한편, 반도체 소자가 고집적화되고 콘택홀의 종횡비(aspect ratio)가 증가하게 되면서 마스크 공정의 정렬 여유도(align margin)는 감소하게 되어 콘택 불량이 유발되는 것을 방지하기 위해 자기정렬콘택식각(self align contact, SAC)이 적용이 적용된다.As semiconductor devices become more integrated and faster, securing a contact process margin is an urgent problem, and a device having a high signal transmission speed is required for rapid processing of information. A contact hole is formed to electrically connect the lower conductive layer and the upper conductive layer, and the landing plug contact (LPC) is formed in order to fill the contact hole well by reducing the size of the contact hole according to the high integration of the device. The method of forming is applied. In addition, in order to implement a high speed device, a conductive layer applied to a semiconductor device such as a word line, a bit line, a capacitor, a metal wiring, or the like is formed using a metal having excellent electrical conductivity. On the other hand, as semiconductor devices are highly integrated and the aspect ratio of contact holes increases, the alignment margin of the mask process decreases, thereby preventing self-aligned contact etching to prevent contact failure. SAC) is applied.
이하 첨부된 도면 도 1a 및 도 1b를 참조하여 종래기술에 따른 반도체 소자 제조 방법을 설명한다.Hereinafter, a semiconductor device manufacturing method according to the related art will be described with reference to FIGS. 1A and 1B.
도 1a는 반도체 기판(10) 상에 형성된 하부구조를 덮는 제1 층간절연막(11)을 형성하고, 제1 층간절연막(11) 상에 비트라인(12)을 형성한 다음, 상기 비트라인(12) 상에 질화막 하드마스크(13)를 형성하고, 비트라인(12) 측벽 상에 질화막 스페이서(13)를 형성한 것을 보이고 있다.FIG. 1A shows a first interlayer insulating film 11 covering a lower structure formed on a semiconductor substrate 10, a bit line 12 on a first interlayer insulating film 11, and then the bit line 12. It is shown that the nitride film hard mask 13 is formed on the () and the nitride film spacer 13 is formed on the sidewall of the bit line 12.
도 1b는 반도체 기판(10) 상의 층간절연막을 SAC 식각공정으로 선택적으로제거하여 스토리지 노드 전극과 연결될 반도체 기판(10) 부분을 노출시키고, 노출된 반도체 기판(10) 상에 스토리지 노드 콘택 플러그(15)를 형성한 것을 보이고 있다.FIG. 1B selectively removes an interlayer insulating layer on the semiconductor substrate 10 by a SAC etching process to expose a portion of the semiconductor substrate 10 to be connected to the storage node electrode and to expose the storage node contact plug 15 on the exposed semiconductor substrate 10. ) Is shown.
상기 비트라인(12) 상부 및 측벽 상에 각각 형성된 질화막 하드마스크(13) 및 질화막 스페이서(13)는 전술한 SAC 식각공정에서 비트라인(12)이 손상되는 것을 방지한다.The nitride hard mask 13 and the nitride spacer 13 formed on the bit line 12 and the sidewalls of the bit line 12 respectively prevent the bit line 12 from being damaged in the above-described SAC etching process.
한편, 반도체 소자가 고집적화되면서 원하는 캐패시턴스(capacitance) 확보 및 재현성 있는 캐패시터를 구현하기가 힘들어진다. 더욱이, 비트라인의 기생 캐패시턴스가 증가할 경우 재현성 있는 캐패시터 구현이 더욱 어렵다.Meanwhile, as semiconductor devices are highly integrated, it is difficult to obtain a desired capacitance and to implement a reproducible capacitor. Moreover, reproducible capacitor implementation is more difficult when the parasitic capacitance of the bitline is increased.
전술한 종래 반도체 소자 제조 공정에서는 비교적 유전상수가 큰 질화막으로 비트라인 측벽에 스페이서를 형성하기 때문에 비트라인 캐패시턴스가 증가하고 그에 따라 적정의 재현성 있는 캐패시터를 구현하기 어려운 단점이 있다.In the above-described conventional semiconductor device manufacturing process, since the spacers are formed on the sidewalls of the bitline using a nitride film having a relatively high dielectric constant, the bitline capacitance is increased, and thus, it is difficult to implement an appropriately reproducible capacitor.
또한, 비트라인 측벽에 스페이서 형성을 위한 절연막 증착 및 식각 공정이 필수적으로 수반되어야 하므로 공정이 복잡해지는 문제점이 있다.In addition, since an insulating film deposition and etching process for forming a spacer on the sidewall of the bit line must be necessarily accompanied, there is a problem in that the process is complicated.
전술한 바와 같은 문제점을 해결하기 위한 본 발명은 비트라인의 기생 캐패시턴스를 감소시키고 공정을 보다 용이하게 진행하기 위하여 스토리지 노드 콘택홀 및 비트라인 절연막 스페이서를 동시에 형성하는 반도체 소자 제조 방법을 제공하는데 목적이 있다.SUMMARY OF THE INVENTION An object of the present invention is to provide a method of fabricating a semiconductor device for simultaneously forming storage node contact holes and bit line insulating spacers in order to reduce parasitic capacitance of bit lines and to facilitate the process. have.
도 1a 및 도 1b는 종래 기술에 따른 반도체 소자 제조 공정도.1A and 1B illustrate a semiconductor device manufacturing process according to the prior art.
도 2a 내지 도 2e는 본 발명의 실시예에 따른 반도체 소자 제조 공정도.2A to 2E are diagrams illustrating a semiconductor device manufacturing process according to an embodiment of the present invention.
* 도면의 주요 부분에 대한 도면 부호의 설명* Explanation of reference numerals for the main parts of the drawings
20: 실리콘 기판 21, 24: 층간절연막20: silicon substrate 21, 24: interlayer insulating film
22: 비트라인 23: 질화막 하드마스크22: bit line 23: nitride film hard mask
24A, 24B: 절연막 스페이서24A and 24B: insulating film spacer
상기와 같은 목적을 달성하기 위한 본 발명은, 반도체 기판 상에 비트라인을 형성하는 단계; 상기 비트라인 상에 하드마스크를 형성하는 단계; 상기 하드마스크 형성이 완료된 전체 구조 상에 층간절연막을 형성하는 단계; 및 상기 층간절연막을 선택적으로 식각하여 상기 반도체 기판을 노출시키는 스토리지 노드 콘택홀을 형성하면서, 상기 비트라인 측벽에 상기 층간절연막을 잔류시켜 절연막 스페이서를 형성하는 단계를 포함하는 반도체 소자 제조 방법을 제공한다.The present invention for achieving the above object, forming a bit line on a semiconductor substrate; Forming a hard mask on the bit line; Forming an interlayer insulating film on the entire structure where the hard mask is formed; And forming an insulating layer spacer by selectively etching the interlayer insulating layer to form a storage node contact hole exposing the semiconductor substrate, and leaving the interlayer insulating layer on the sidewall of the bit line. .
또한 상기와 같은 목적을 달성하기 위한 본 발명은, 반도체 기판 상에 형성된 하부구조를 덮는 제1 층간절연막을 형성하는 단계; 상기 제1 층간절연막 상에 비트라인을 형성하는 단계; 상기 비트라인 상에 하드마스크를 형성하는 단계; 상기 하드마스크 형성이 완료된 전체 구조 상에 제2 층간절연막을 형성하는 단계; 및 상기 제2 층간절연막 및 상기 제1 층간절연막을 선택적으로 식각하여 상기 반도체 기판을 노출시키는 스토리지 노드 콘택홀을 형성하면서, 상기 비트라인 측벽에 상기 제2 층간절연막을 잔류시켜 절연막 스페이서를 형성하는 단계를 포함하는 반도체 소자 제조 방법을 제공한다.In addition, the present invention for achieving the above object comprises the steps of forming a first interlayer insulating film covering the underlying structure formed on the semiconductor substrate; Forming a bit line on the first interlayer insulating film; Forming a hard mask on the bit line; Forming a second interlayer insulating film on the entire structure where the hard mask is formed; And selectively forming the storage node contact hole to expose the semiconductor substrate by selectively etching the second interlayer insulating layer and the first interlayer insulating layer, and leaving the second interlayer insulating layer on the sidewall of the bit line to form an insulating layer spacer. It provides a semiconductor device manufacturing method comprising a.
본 발명은 스토리지 노드 콘택홀 형성을 위한 층간절연막 식각 과정에서 비트라인 측벽에 절연막 스페이서를 형성함으로써 공정 단계를 감소시키는데 그 특징이 있다. 또한, 상기 층간절연막을 산화막으로 형성함으로써 비트라인 측벽에 산화막 스페이서를 형성하여 비트라인 기생 캐패시턴스를 보다 감소시키는데 그 다른특징이 있다.The present invention is characterized by reducing the process step by forming an insulating film spacer on the sidewall of the bit line in the interlayer insulating film etching process for forming the storage node contact hole. In addition, by forming the interlayer dielectric layer as an oxide film, an oxide spacer is formed on the sidewalls of the bit lines to further reduce the bit line parasitic capacitance.
상술한 목적, 특징들 및 장점은 첨부된 도면과 관련한 다음의 상세한 설명을 통하여 보다 분명해 질 것이다. 이하, 첨부된 도면을 도 2a 내지 도 2e를 참조하여 본 발명에 따른 바람직한 일실시예를 상세히 설명한다.The above objects, features and advantages will become more apparent from the following detailed description taken in conjunction with the accompanying drawings. Hereinafter, exemplary embodiments of the present invention will be described in detail with reference to the accompanying drawings.
도 2a는 반도체 기판(20), 비트라인(22), 스토리지 노드 콘택 마스크(M1) 및 스토리지 노드 콘택 플러그(25)의 배치를 보이는 평면도이다.FIG. 2A is a plan view illustrating an arrangement of the semiconductor substrate 20, the bit lines 22, the storage node contact mask M1, and the storage node contact plug 25.
이하 도 2a의 A-A'선을 따른 단면도인 도 2b 내지 도 2e를 참조하여 본 발명을 설명한다.Hereinafter, the present invention will be described with reference to FIGS. 2B to 2E, which are cross-sectional views along the line AA ′ of FIG. 2A.
먼저 도 2b에 보이는 바와 같이 반도체 기판(20) 상에 형성된 하부구조를 덮는 제1 층간절연막(21) 상에 비트라인(22)을 형성하고 비트라인(22) 상에 질화막 하드마스크(23)를 형성하고 전체 구조 상에 제2 층간절연막(24)을 형성한다.First, as shown in FIG. 2B, the bit line 22 is formed on the first interlayer insulating layer 21 covering the underlying structure formed on the semiconductor substrate 20, and the nitride film hard mask 23 is formed on the bit line 22. And a second interlayer insulating film 24 on the entire structure.
상기 비트라인(22)은 100 Å 내지 1000 Å 두께의 Ti/TiN 적층막으로 확산방지막을 형성하고, 확산방지막 상에 500 Å 내지 1500 Å 두께의 W막을 증착하고 식각하여 형성한다. 상기 W막은 SF6, BCl3, N2및 Cl2의 혼합가스로 20 mTorr 내지 70 mTorr 압력에서 300 W 내지 1000 W의 전력을 인가하여 식각한다. 한편, 상기 비트라인(22) 상부의 상기 질화막 하드마스크(23)는 2000 Å 내지 4000 Å 두께의 질화막을 형성하고, CF4, CHF3, O2및 Ar의 혼합가스로 20 mTorr 내지 70 mTorr 압력에서 300 W 내지 1000 W의 전력 조건으로 상기 질화막을 식각함으로써 형성한다. 그리고, 상기 제2 층간절연막은 4000 Å 내지 10000 Å 두께의 산화막으로 형성한다.The bit line 22 is formed by forming a diffusion barrier film with a Ti / TiN laminated film having a thickness of 100 mW to 1000 mW, and depositing and etching a W film having a thickness of 500 mW to 1500 mW on the diffusion barrier. The W film is etched by applying a power of 300 W to 1000 W at a pressure of 20 mTorr to 70 mTorr with a mixed gas of SF 6 , BCl 3 , N 2, and Cl 2 . On the other hand, the nitride film hard mask 23 on the bit line 22 forms a nitride film having a thickness of 2000 kPa to 4000 kPa, and is a mixed gas of CF 4 , CHF 3 , O 2, and Ar at a pressure of 20 mTorr to 70 mTorr. Is formed by etching the nitride film under a power condition of 300 W to 1000 W. The second interlayer insulating film is formed of an oxide film having a thickness of 4000 kPa to 10000 kPa.
다음으로 도 2a에 보이는 스토리지 노드 콘택 마스크(M)를 상기 제2 층간절연막(24) 상에 형성하고, 도 2b에 보이는 바와 같이 상기 제2 층간절연막(24) 및 상기 제1 층간절연막(21)을 선택적으로 식각하여 상기 반도체 기판(20)을 노출시키는 스토리지 노드 콘택홀을 형성하면서, 상기 비트라인(22) 측벽에 제2 층간절연막을 잔류시켜 절연막 스페이서(24A)를 형성한다. 이어서, 스토리지 노드 콘택 마스크를 제거한다.Next, a storage node contact mask M shown in FIG. 2A is formed on the second interlayer insulating film 24, and as shown in FIG. 2B, the second interlayer insulating film 24 and the first interlayer insulating film 21 are formed. Is selectively etched to form a storage node contact hole exposing the semiconductor substrate 20, and a second interlayer insulating film is left on the sidewall of the bit line 22 to form an insulating film spacer 24A. The storage node contact mask is then removed.
상기 제1 식각마스크(M1) 형성 전 상기 제2 층간절연막(24) 상에 500 Å 내지 1000 Å 두께의 유기 반사방지막(anti-reflection coating)을 형성할 수도 있다. 상기 유기 반사방지막의 식각은 하부 층간절연막에 대해 3:1 이상의 선택비를 갖는 조건으로 실시한다. 본 발명의 실시예에서는 Co, Ar 및 O2혼합가스를 이용하여 30 mTorr 내지 60 mTorr 압력에서 1000 W 내지 1800 W의 전력을 인가하여 상기 유기 반사방지막을 식각한다.Before forming the first etching mask M1, an organic anti-reflection coating having a thickness of 500 μm to 1000 μm may be formed on the second interlayer insulating layer 24. Etching of the organic antireflection film is performed under conditions having a selectivity of 3: 1 or more with respect to the lower interlayer insulating film. In an embodiment of the present invention, the organic antireflection film is etched by applying power of 1000 W to 1800 W at a pressure of 30 mTorr to 60 mTorr using Co, Ar, and O 2 mixed gases.
상기 스토리지 노드 콘택홀은 C4F8, C5F8및 C4F6중 어느 하나와 CH2F2, Ar, O2, Co 및 N2의 혼합가스로 10 mTorr 내지 70 mTorr 압력에서 1000 W 내지 2000 W의 전력 조건으로 상기 제2 층간절연막(24) 및 상기 제1 층간절연막(21)을 식각하여 형성한다.The storage node contact hole is a mixed gas of any one of C 4 F 8 , C 5 F 8, and C 4 F 6 and CH 2 F 2 , Ar, O 2 , Co, and N 2 , and has a pressure of 1000 to 10 mTorr to 70 mTorr. The second interlayer insulating film 24 and the first interlayer insulating film 21 are formed by etching under a power condition of W to 2000W.
상기 스토리지 노드 콘택 마스크 제거 후, H2SO4와 H2O2의 혼합 용액을 이용하여 식각시 생성된 폴리머를 제거한다.After removing the storage node contact mask, a polymer formed during etching is removed using a mixed solution of H 2 SO 4 and H 2 O 2 .
한편, 추가 식각 공정을 실시하여 도2d에 보이는 바와 같이 비트라인(22) 측벽에 폭이 좁은 절연막 스페이서(24B)를 형성하고 스토리지 노드 콘택홀의 폭을 확장시킬 수도 있다. 이때, C4F8, C5F8및 C4F6중 어느 하나와 CH2F2, Ar, O2, Co 및 N2의 혼합가스로 10 mTorr 내지 60 mTorr 압력에서 500 W 내지 1000 W의 전력 조건에서 상기 층간절연막(22)을 식각하여 형성한다.Meanwhile, an additional etching process may be performed to form a narrow insulating layer spacer 24B on the sidewall of the bit line 22 and to expand the width of the storage node contact hole, as shown in FIG. 2D. At this time, any one of C 4 F 8 , C 5 F 8 and C 4 F 6 and a mixed gas of CH 2 F 2 , Ar, O 2 , Co and N 2 500 W to 1000 W at a pressure of 10 mTorr to 60 mTorr The interlayer insulating film 22 is etched under the power condition of.
다음으로 도 2e에 보이는 바와 같이 전체 구조 상에 폴리실리콘막을 형성하고 화학기계적연마(chemical mechanical polishing)하여 스토리지 노드 콘택홀 내에 플러그(25)를 형성한다.Next, as shown in FIG. 2E, a polysilicon film is formed on the entire structure and chemical mechanical polishing is performed to form the plug 25 in the storage node contact hole.
이상에서 설명한 본 발명은 전술한 실시예 및 첨부된 도면에 의해 한정되는 것이 아니고, 본 발명의 기술적 사상을 벗어나지 않는 범위 내에서 여러 가지 치환, 변형 및 변경이 가능하다는 것이 본 발명이 속하는 기술분야에서 통상의 지식을 가진 자에게 있어 명백할 것이다.The present invention described above is not limited to the above-described embodiments and the accompanying drawings, and various substitutions, modifications, and changes are possible in the art without departing from the technical spirit of the present invention. It will be clear to those of ordinary knowledge.
상기와 같이 이루어지는 본 발명은 스토리지 노드 콘택 형성을 위한 자기 정렬 콘택 식각 공정에서 비트라인 측벽에 잔류된 층간절연막으로서 비트라인 스페이서를 형성함으로써 공정 단계를 감소시킬 수 있다. 아울러, 비트라인 스페이서를 층간절연막을 이루는 산화막으로 형성할 수 있어 비트라인 기생 캐패시턴스를 감소시킬 수 있어 재현성 있는 캐패시터를 구현시킬 수 있다.The present invention as described above can reduce the process step by forming a bit line spacer as an interlayer insulating film remaining on the sidewall of the bit line in the self-aligned contact etching process for forming the storage node contact. In addition, since the bit line spacer may be formed of an oxide layer forming an interlayer insulating layer, the bit line parasitic capacitance may be reduced, thereby realizing a reproducible capacitor.
Claims (8)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020030043050A KR20050002005A (en) | 2003-06-30 | 2003-06-30 | Method for fabricating semiconductor device capable of forming storage node contact hole and insulating spacer of bit line |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
KR1020030043050A KR20050002005A (en) | 2003-06-30 | 2003-06-30 | Method for fabricating semiconductor device capable of forming storage node contact hole and insulating spacer of bit line |
Publications (1)
Publication Number | Publication Date |
---|---|
KR20050002005A true KR20050002005A (en) | 2005-01-07 |
Family
ID=37217575
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
KR1020030043050A KR20050002005A (en) | 2003-06-30 | 2003-06-30 | Method for fabricating semiconductor device capable of forming storage node contact hole and insulating spacer of bit line |
Country Status (1)
Country | Link |
---|---|
KR (1) | KR20050002005A (en) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100812239B1 (en) * | 2006-10-19 | 2008-03-10 | 삼성전자주식회사 | Semiconductor device and method for forming thereof |
US9642742B2 (en) | 2012-10-02 | 2017-05-09 | Harold D. Mansfield | Eye drop applicator and drop transfer method |
-
2003
- 2003-06-30 KR KR1020030043050A patent/KR20050002005A/en not_active Application Discontinuation
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR100812239B1 (en) * | 2006-10-19 | 2008-03-10 | 삼성전자주식회사 | Semiconductor device and method for forming thereof |
US7842571B2 (en) | 2006-10-19 | 2010-11-30 | Samsung Electronics Co., Ltd. | Method for forming semiconductor device |
US9642742B2 (en) | 2012-10-02 | 2017-05-09 | Harold D. Mansfield | Eye drop applicator and drop transfer method |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
KR100505450B1 (en) | Method for fabricating semiconductor device using damascene process | |
KR20050002005A (en) | Method for fabricating semiconductor device capable of forming storage node contact hole and insulating spacer of bit line | |
KR100376986B1 (en) | Manufacturing method for semiconductor device | |
KR100440076B1 (en) | Forming method for self aligned contact of semiconductor device | |
KR20060055795A (en) | Method of forming landing plug poly of semiconductor device | |
KR100578117B1 (en) | Method for forming interconnection of semiconductor device | |
KR100440079B1 (en) | Forming method for self aligned contact of semiconductor device | |
KR100372770B1 (en) | A method of manufacturing self align contact of semiconductor device | |
KR100421278B1 (en) | Fabricating method for semiconductor device | |
KR100843903B1 (en) | Method for manufacturing of semiconductor device | |
KR100250741B1 (en) | The manufacturing method of semiconductor device | |
KR100443244B1 (en) | Method for forming a self aligned contact | |
KR20020058436A (en) | Method of forming contact hole in semiconductor device | |
KR20050116665A (en) | Method for fabricating semiconductor device | |
KR20050002068A (en) | Method for forming contact hole capable of preventing generation of contact fail and void and method for semiconductor device using the same | |
KR20010063526A (en) | A method for fabricating semiconductor device using nitride film for preventing oxidation metal bit line | |
KR20010004726A (en) | Method of forming a semiconductor device | |
KR20030002110A (en) | Method for forming self aligned contact plug | |
KR20040001967A (en) | Method for manufacturing metal line in semiconductor device | |
KR20040002228A (en) | A method for forming a semiconductor device | |
KR20010002128A (en) | A method of forming barrier layer of semiconductor device | |
KR20040001951A (en) | Method for fabricating semiconductor device | |
KR20050066190A (en) | A method for forming a contact of a semiconductor device | |
KR20040008620A (en) | Method for fabricating semiconductor device using hardmask | |
KR20050014172A (en) | Manufacturing method for semiconductor device |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
WITN | Application deemed withdrawn, e.g. because no request for examination was filed or no examination fee was paid |