JPS6336012B2 - - Google Patents
Info
- Publication number
- JPS6336012B2 JPS6336012B2 JP54094534A JP9453479A JPS6336012B2 JP S6336012 B2 JPS6336012 B2 JP S6336012B2 JP 54094534 A JP54094534 A JP 54094534A JP 9453479 A JP9453479 A JP 9453479A JP S6336012 B2 JPS6336012 B2 JP S6336012B2
- Authority
- JP
- Japan
- Prior art keywords
- address
- register
- channel
- program
- operating system
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Landscapes
- Memory System Of A Hierarchy Structure (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP9453479A JPS5619153A (en) | 1979-07-25 | 1979-07-25 | Virtual computer system |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP9453479A JPS5619153A (en) | 1979-07-25 | 1979-07-25 | Virtual computer system |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5619153A JPS5619153A (en) | 1981-02-23 |
| JPS6336012B2 true JPS6336012B2 (en, 2012) | 1988-07-18 |
Family
ID=14112990
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP9453479A Granted JPS5619153A (en) | 1979-07-25 | 1979-07-25 | Virtual computer system |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS5619153A (en, 2012) |
Families Citing this family (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS58169278A (ja) * | 1982-03-30 | 1983-10-05 | Fujitsu Ltd | 仮想計算機システムによるマルチプロセツサ・システム |
| US4494189A (en) * | 1982-04-26 | 1985-01-15 | International Business Machines Corporation | Method and means for switching system control of CPUs |
| JPH0740249B2 (ja) * | 1986-08-13 | 1995-05-01 | 日本電気株式会社 | 仮想計算機システムにおける仮想記憶制御方式 |
| JP4982971B2 (ja) | 2004-09-29 | 2012-07-25 | ソニー株式会社 | 情報処理装置、プロセス制御方法、並びにコンピュータ・プログラム |
-
1979
- 1979-07-25 JP JP9453479A patent/JPS5619153A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS5619153A (en) | 1981-02-23 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US4459661A (en) | Channel address control system for a virtual machine system | |
| US4814975A (en) | Virtual machine system and method for controlling machines of different architectures | |
| US4347565A (en) | Address control system for software simulation | |
| JP2863693B2 (ja) | 仮想記憶システムにおけるデータ転送装置及びその方法 | |
| US5109489A (en) | I/o execution method for a virtual machine system and system therefor | |
| US4742450A (en) | Method to share copy on write segment for mapped files | |
| JPS6122825B2 (en, 2012) | ||
| US8738890B2 (en) | Coupled symbiotic operating system | |
| WO2017024783A1 (zh) | 一种虚拟化方法、装置和系统 | |
| JPH0784883A (ja) | 仮想計算機システムのアドレス変換バッファパージ方法 | |
| JPH02734B2 (en, 2012) | ||
| US5339417A (en) | Computer system with two levels of guests | |
| US5392409A (en) | I/O execution method for a virtual machine system and system therefor | |
| US8458438B2 (en) | System, method and computer program product for providing quiesce filtering for shared memory | |
| JPH0458056B2 (en, 2012) | ||
| EP0619899B1 (en) | Software control of hardware interruptions | |
| US4991083A (en) | Method and system for extending address space for vector processing | |
| JPS6336012B2 (en, 2012) | ||
| JPH06332803A (ja) | 仮想計算機システムにおけるtlb制御方法 | |
| JPH1185547A (ja) | 仮想クラスタ構成方法 | |
| JPH0548500B2 (en, 2012) | ||
| JP2535086B2 (ja) | リング削減ロジック装置 | |
| JPH0567973B2 (en, 2012) | ||
| JPH0754469B2 (ja) | 仮想計算機システムのための入出力命令実行装置 | |
| JPS62221041A (ja) | 仮想計算機システムにおけるデイスパツチ制御装置 |