JPS63276645A - キャッシュ・メモリ制御方式 - Google Patents

キャッシュ・メモリ制御方式

Info

Publication number
JPS63276645A
JPS63276645A JP62110867A JP11086787A JPS63276645A JP S63276645 A JPS63276645 A JP S63276645A JP 62110867 A JP62110867 A JP 62110867A JP 11086787 A JP11086787 A JP 11086787A JP S63276645 A JPS63276645 A JP S63276645A
Authority
JP
Japan
Prior art keywords
address
request
cache
main memory
cycle
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP62110867A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0461384B2 (enrdf_load_stackoverflow
Inventor
Atsushi Ike
敦 池
Hideki Osone
大曽根 秀樹
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP62110867A priority Critical patent/JPS63276645A/ja
Publication of JPS63276645A publication Critical patent/JPS63276645A/ja
Publication of JPH0461384B2 publication Critical patent/JPH0461384B2/ja
Granted legal-status Critical Current

Links

Landscapes

  • Memory System Of A Hierarchy Structure (AREA)
  • Advance Control (AREA)
JP62110867A 1987-05-08 1987-05-08 キャッシュ・メモリ制御方式 Granted JPS63276645A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP62110867A JPS63276645A (ja) 1987-05-08 1987-05-08 キャッシュ・メモリ制御方式

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP62110867A JPS63276645A (ja) 1987-05-08 1987-05-08 キャッシュ・メモリ制御方式

Publications (2)

Publication Number Publication Date
JPS63276645A true JPS63276645A (ja) 1988-11-14
JPH0461384B2 JPH0461384B2 (enrdf_load_stackoverflow) 1992-09-30

Family

ID=14546695

Family Applications (1)

Application Number Title Priority Date Filing Date
JP62110867A Granted JPS63276645A (ja) 1987-05-08 1987-05-08 キャッシュ・メモリ制御方式

Country Status (1)

Country Link
JP (1) JPS63276645A (enrdf_load_stackoverflow)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6219748B1 (en) 1998-05-11 2001-04-17 Netlogic Microsystems, Inc. Method and apparatus for implementing a learn instruction in a content addressable memory device
US6240485B1 (en) 1998-05-11 2001-05-29 Netlogic Microsystems, Inc. Method and apparatus for implementing a learn instruction in a depth cascaded content addressable memory system
US6697911B2 (en) 1997-10-30 2004-02-24 Netlogic Microsystems, Inc. Synchronous content addressable memory

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6697911B2 (en) 1997-10-30 2004-02-24 Netlogic Microsystems, Inc. Synchronous content addressable memory
US6961810B2 (en) 1997-10-30 2005-11-01 Netlogic Microsystems, Inc. Synchronous content addressable memory
US6219748B1 (en) 1998-05-11 2001-04-17 Netlogic Microsystems, Inc. Method and apparatus for implementing a learn instruction in a content addressable memory device
US6240485B1 (en) 1998-05-11 2001-05-29 Netlogic Microsystems, Inc. Method and apparatus for implementing a learn instruction in a depth cascaded content addressable memory system

Also Published As

Publication number Publication date
JPH0461384B2 (enrdf_load_stackoverflow) 1992-09-30

Similar Documents

Publication Publication Date Title
US4622631A (en) Data processing system having a data coherence solution
JP3765586B2 (ja) 多重プロセッサコンピューターシステムのアーキテクチャ
CN104699631B (zh) Gpdsp中多层次协同与共享的存储装置和访存方法
KR100274327B1 (ko) 캐시가 일관된 다중 처리기 컴퓨터 시스템에서 다중 미결동작을 제공하기 위한 장치 및 그 방법
US5353426A (en) Cache miss buffer adapted to satisfy read requests to portions of a cache fill in progress without waiting for the cache fill to complete
KR101753913B1 (ko) 기계 비전 알고리즘을 위한 멀티프로세서 시스템온칩
US7475190B2 (en) Direct access of cache lock set data without backing memory
US7228389B2 (en) System and method for maintaining cache coherency in a shared memory system
JPH10187533A (ja) キャッシュシステム、プロセッサ及びプロセッサを動作させる方法
JPH0954832A (ja) デジタル・データ及びビデオ信号の処理デバイス及びシステム
JPH04233050A (ja) キャッシュメモリ交換プロトコル
JP3518788B2 (ja) デジタル・データ及びビデオ信号の処理デバイス及びシステム
US6412047B2 (en) Coherency protocol
JPH0954833A (ja) デジタル・データ及びビデオ信号の処理デバイス及びシステム
JP3506024B2 (ja) 情報処理装置
CN106201939A (zh) 面向gpdsp架构的多核目录一致性装置
JPH06318174A (ja) キャッシュ・メモリ・システム及び主メモリに記憶されているデータのサブセットをキャッシュする方法
KR100322223B1 (ko) 대기행렬및스누프테이블을갖는메모리제어기
JPH0282330A (ja) ムーブアウト・システム
JPS63276645A (ja) キャッシュ・メモリ制御方式
CA2465492A1 (en) Bandwidth enhancement for uncached devices
JPH0516061B2 (enrdf_load_stackoverflow)
JPH06149669A (ja) キャッシュデータ転送方式およびキャッシュデータ転送装置
JPH0546475A (ja) バツフア記憶制御方式
CN118897695A (zh) 基于risc-v的解耦合向量协处理器的访存控制方法及系统

Legal Events

Date Code Title Description
LAPS Cancellation because of no payment of annual fees