JPS63211642A - Apparatus for testing semiconductor - Google Patents

Apparatus for testing semiconductor

Info

Publication number
JPS63211642A
JPS63211642A JP62046001A JP4600187A JPS63211642A JP S63211642 A JPS63211642 A JP S63211642A JP 62046001 A JP62046001 A JP 62046001A JP 4600187 A JP4600187 A JP 4600187A JP S63211642 A JPS63211642 A JP S63211642A
Authority
JP
Japan
Prior art keywords
wafer
sample
defective
socket
probe card
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP62046001A
Other languages
Japanese (ja)
Inventor
Yasushi Okamoto
岡本 泰
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mitsubishi Electric Corp
Original Assignee
Mitsubishi Electric Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mitsubishi Electric Corp filed Critical Mitsubishi Electric Corp
Priority to JP62046001A priority Critical patent/JPS63211642A/en
Publication of JPS63211642A publication Critical patent/JPS63211642A/en
Pending legal-status Critical Current

Links

Abstract

PURPOSE:To prevent positional displacement to a wafer of a probing card by forming a second defective-mark giving member through-hole to a socket for fitting a sample IC mounted made to correspond to a probe in a positional manner while being made to correspond to a first defective-mark giving member through-hole for the probing card in the positional manner. CONSTITUTION:When a defective mark must be given to an integrated circuit element on a wafer 9 during a wafer test, a defective-mark giving member is passed through a defective-mark giving member through-hole 10 for a socket 7 for fitting a sample IC and a defective-mark giving member through-hole 2 for a probing card 1 in succession. According to such a wafer test, only the sample IC 8 may be set up to the socket 7 for fitting the sample IC even when wafer test debug must be conducted during the test, and force working to the probing card 1 on the mounting work is reduced, thus generating no positional displacement to the wafer 9 of the probing card 1.

Description

【発明の詳細な説明】 〔産業上の利用分野〕 この発明は、半導体試験装置に関し、特にプローブカー
ドの一面側にウェハテスト用のプローブを配設するとと
もにプローブカードの他面側に上記プローブと位置的に
対応させてウェハテストデバッグ用のサンプルIC取付
用ソケットが設けられた半導体試験装置の改良に関する
[Detailed Description of the Invention] [Industrial Application Field] The present invention relates to a semiconductor testing device, and in particular, a probe for wafer testing is arranged on one side of a probe card, and the above-mentioned probe is arranged on the other side of the probe card. The present invention relates to an improvement in a semiconductor testing device in which sockets for mounting sample ICs for wafer test and debugging are provided in corresponding positions.

〔従来の技術〕[Conventional technology]

通常、ウェハに形成される集積回路素子は、各集積回路
素子毎のチップに切離される前に半導体試験装置を用い
てテスト(以下「ウェハテスト」という)が行なわれる
。第4図はこのようなウェハテストに使用される従来の
半導体試験装置の側面図、第5図はその平面図である。
Usually, integrated circuit elements formed on a wafer are tested (hereinafter referred to as a "wafer test") using a semiconductor testing device before being separated into chips for each integrated circuit element. FIG. 4 is a side view of a conventional semiconductor testing apparatus used for such wafer testing, and FIG. 5 is a plan view thereof.

両図に示すように、プローブカード1の下面側には、そ
の中央に設けられる不良マーク付与部材挿通穴2の周縁
部にリング状の固定枠3が取付けられ、固定枠3の下面
側には、下方に向けてウェハテスト用の複数の検査用プ
ローブ4が突出配置される。これら各プローブ4は、固
定枠3を介してプローブカード1の上面側に設けられる
複数のリード線5に各々電気接続され、このリード線5
がケーブル(図示省略)を介してテスタ(図示省略)と
電気接続しうるように構成されている。
As shown in both figures, a ring-shaped fixing frame 3 is attached to the lower side of the probe card 1 around the periphery of the defective marking member insertion hole 2 provided at the center, and the lower side of the fixing frame 3 is A plurality of inspection probes 4 for wafer testing are arranged to protrude downward. Each of these probes 4 is electrically connected to a plurality of lead wires 5 provided on the upper surface side of the probe card 1 via a fixed frame 3.
is configured to be electrically connected to a tester (not shown) via a cable (not shown).

一方、プローブカード1の上面側には、固定枠3と位置
的に対応してリング状のソケット受台6が取付けられ、
このソケット受台6にウェハテストデバッグ用のサンプ
ルIC取付用ソケット7がIt ffi自在に取付けら
れる。サンプルIC取付用ソケット7は、第6図に平面
図で示すように複数の端子量7Cを備えたソケット本体
7aと、それら複数の端子量7Cをソケット受台6の複
数の端子(図示省略)に各々電気接続するためのコネク
タ7bとからなり、第4図に仮想線で示すようにサンプ
ルIC8の複数の端子(図示省略)を上記ソケット本体
7aの端子量7Cに接続した状態では、サンプルIC8
の複数の端子が、サンプルIC取付用ソケット7および
ソケット受台6を介してプローブカード1の上面側に設
けられる複数のリード線5に各々電気接続されるように
構成されている。このように、サンプルIC取付用ソケ
ット7がプローブ4と位置的に対応して設けられている
のは、後述するウェハテストデバッグを精度良く行なえ
るようにするためである。すなわち仮にサンプルIC取
付用ソケット7をプローブ4と対応しない位置、例えば
プローブカード1の上面側コーナ部に設けると、そのサ
ンプルIC取付用ソケット7をリード線5に電気接続す
るために、プローブカード1のコーナ部から中央部にか
けて新たなリード線を要し、そのリード線に浮遊容量が
溜ってウェハテストデバッグの精度が低下することにな
る。
On the other hand, a ring-shaped socket pedestal 6 is attached to the top side of the probe card 1 in a position corresponding to the fixed frame 3.
A sample IC mounting socket 7 for wafer test and debugging is freely mounted on this socket pedestal 6. As shown in the plan view in FIG. 6, the sample IC mounting socket 7 includes a socket main body 7a having a plurality of terminal quantities 7C, and a plurality of terminal quantities 7C connected to a plurality of terminals of a socket pedestal 6 (not shown). and a connector 7b for electrical connection to each of the sample ICs 8 and 7b, and when a plurality of terminals (not shown) of the sample IC 8 are connected to the terminals 7C of the socket main body 7a as shown by imaginary lines in FIG.
A plurality of terminals are electrically connected to a plurality of lead wires 5 provided on the upper surface side of the probe card 1 via a sample IC mounting socket 7 and a socket pedestal 6, respectively. The reason why the sample IC mounting socket 7 is provided in positional correspondence with the probe 4 is to enable accurate wafer test debugging, which will be described later. That is, if the sample IC mounting socket 7 is provided at a position that does not correspond to the probe 4, for example, at the top corner of the probe card 1, in order to electrically connect the sample IC mounting socket 7 to the lead wire 5, the probe card 1 A new lead wire is required from the corner to the center of the wafer, and stray capacitance accumulates in the lead wire, reducing the accuracy of wafer test and debugging.

この半導体試験装置によるウェハテストは次のようにし
て行なわれる。まず、本来のウェハテストを行うに先立
ち、ウェハテストデバッグが行なわれる。このウェハテ
ストデバッグは、設計者が良品と評価したサンプルIC
8を検査対象としてウェハテストと同様な検査を行ない
、プローブカード1.テストプログラム等が正常に作動
するかどうかをチェックするものである。手順は、サン
プルIC取付用ソケット7にサンプルIC8を取付けた
状態で、ソケット7をソケット受台6に接続し、ざらに
テスタ(図示省略)のケーブルをリード線5に接続して
、サンプルIC8とテスタとを電気接続する。この状態
で、テスタからサンプルIC8にウェハテストの場合と
同様の要領で信号を送り込み、その一方でサンプルIC
から出力される信号をテスタに取込んで、プローブカー
ド1あるいはテストプログラム等に欠陥がないか判定す
る。これらに異常がなければ、次に本来のウェハテスト
に移行する。
A wafer test using this semiconductor testing device is performed as follows. First, before performing the actual wafer test, wafer test debugging is performed. This wafer test debugging is carried out on sample ICs that have been evaluated as good by the designer.
A test similar to the wafer test was performed using probe card 1. This is to check whether the test program etc. is working properly. The procedure is to attach the sample IC8 to the sample IC mounting socket 7, connect the socket 7 to the socket pedestal 6, connect the cable of the rough tester (not shown) to the lead wire 5, and connect the sample IC8. Connect electrically to the tester. In this state, the tester sends a signal to the sample IC8 in the same manner as in the wafer test, while the sample IC
A signal outputted from the probe card 1 or a test program is taken into a tester to determine whether there is any defect in the probe card 1 or the test program. If there are no abnormalities in these, the process moves on to the actual wafer test.

ウェハテストでは、まずサンプルIC8をソケットとと
もにソケット受台6から取外す。これは、プロ・−ブカ
ード1の不良マーク付与部材挿通穴2に、上方から不良
マーク付与部材(図示省略)を挿通可能にするためであ
る。つぎにテスタを作動し、ウェハ9(第4図の仮想線
に示す)の搭載されたウェハステージ(図示省略)を移
動させて、各プローブ4の先端を集積回路素子(図示省
略)の各パッドに1対1で接触させる。そして、テスタ
(図示省略)内のテストプログラムに従いテスタからウ
ェハ9の集積回路素子に信号を送り込み、その一方で集
積回路素子から出力される信号をテスタに取込んで、集
積回路素子の良否を判定する。
In the wafer test, first the sample IC 8 is removed from the socket pedestal 6 together with the socket. This is to enable a defective mark applying member (not shown) to be inserted into the defective mark applying member insertion hole 2 of the probe card 1 from above. Next, the tester is activated to move the wafer stage (not shown) on which the wafer 9 (shown by the imaginary line in FIG. have one-on-one contact with Then, according to the test program in the tester (not shown), signals are sent from the tester to the integrated circuit elements on the wafer 9, and at the same time, signals output from the integrated circuit elements are taken into the tester to determine the quality of the integrated circuit elements. do.

このとき、集積回路素子が不良と判定されると、不良マ
ーク付与部材(図示省略)が上方からプローブカード1
の不良マーク付与部材挿通穴2に通されて、集fI4回
路素子に不良マークが付与される。
At this time, if the integrated circuit element is determined to be defective, a defective marking member (not shown) is applied to the probe card 1 from above.
The defective mark applying member is passed through the insertion hole 2, and a defective mark is applied to the fI4 circuit element.

こうして、集積回路素子に不良マークが付され、あるい
は集積回路素子が良好と判定されると、ウェハステージ
が移動し次の集積回路素子に対し同様の検査が行なわれ
る。
In this way, when an integrated circuit element is marked as defective or is determined to be good, the wafer stage is moved and a similar test is performed on the next integrated circuit element.

〔発明が解決しようとする問題点〕[Problem that the invention seeks to solve]

ところでウェハテストデバッグは、通常ウェハテストの
前に行なりでいるが、ウェハテスト途中であっても半導
体試験装置等が正常であるか確認するためにウェハテス
トデバッグが必要な場合がある。この場合には、サンプ
ルIC8の取付けられたソケット7をソケット受台6に
再度接続する作業が必要となる。そしてこの接続作業時
において相当の力がプローブカード1に作用し、プロー
ブカード1がウェハ9に対し相対的に変位するため、ウ
ェハテストを再開する際にブローブカード1とウェハ9
の位置合せが再度必要になるという問題があった。
Incidentally, wafer test debugging is normally performed before wafer testing, but wafer test debugging may be necessary even during wafer testing to confirm whether the semiconductor testing equipment etc. are normal. In this case, it is necessary to reconnect the socket 7 to which the sample IC 8 is attached to the socket pedestal 6. During this connection work, a considerable force is applied to the probe card 1, and the probe card 1 is displaced relative to the wafer 9. Therefore, when restarting the wafer test, the probe card 1 and the wafer 9
There was a problem in that it was necessary to align the position again.

この発明は上記のような問題点を解消するためになされ
たもので、ウェハテストデバッグにおける浮遊容量の影
響をなくするためにサンプルIC取付用ソケットをプロ
ーブと位置的に対応させてプローブカードに配設した半
導体試験装置において、ウェハテスト途中でウェハテス
トデバッグを行なった場合にも、プローブカードがウェ
ハに対して位置ずれすることのない半導体試験装置を提
供することを目的とする。
This invention was made in order to solve the above-mentioned problems, and in order to eliminate the influence of stray capacitance in wafer test debugging, the sample IC mounting socket is arranged on the probe card in a positional correspondence with the probe. An object of the present invention is to provide a semiconductor testing device in which a probe card does not shift relative to a wafer even when wafer test debugging is performed during a wafer test.

〔問題点を解決するための手段〕[Means for solving problems]

上記目的を達成するため、この発明の半導体試験装置は
、第1の不良マーク付与部材挿通穴の設けられたプロー
ブカードの一面側に、前記第1の不良マーク付与部材挿
通穴を取囲むようにしてウェハテスト用の複数のプロー
ブを配設するとともに、プローブカードの他面側に、前
記プローブと位置的に対応させてウェハテストデバッグ
用のサンプルIC取付用ソケットを取付け、このサンプ
ルIC取付用ソケットに、前記第1の不良マーク付与部
材挿通穴と位置的に対応させて第2の不良マーク付与部
材挿通穴を設けるようにしている。
In order to achieve the above object, the semiconductor testing device of the present invention provides a semiconductor testing device in which a wafer is placed on one side of a probe card in which a first defective mark applying member insertion hole is provided so as to surround the first defective mark applying member insertion hole. A plurality of probes for testing are arranged, and a sample IC mounting socket for wafer test debugging is mounted on the other side of the probe card in positional correspondence with the probes, and in this sample IC mounting socket, A second defective mark applying member insertion hole is provided in positional correspondence with the first defective mark applying member insertion hole.

〔作用〕[Effect]

この発明における半導体試験装置は、プローブと位置的
に対応して設けられるサンプルIC取付用ソケットに不
良マーク付与部材挿通穴を設けているため、ウェハテス
ト時に集積回路素子に不良マークを付与する必要が生じ
た場合にば、サンプルIC取付用ソケットを取外さなく
とも、その不良マーク付与部材挿通穴に不良マーク付与
部材を通して行なえる。
In the semiconductor testing device according to the present invention, since the sample IC mounting socket provided in positional correspondence with the probe is provided with a defective mark applying member insertion hole, it is not necessary to apply a defective mark to the integrated circuit element during wafer testing. If this occurs, the defective mark applying member can be passed through the defective mark applying member insertion hole without removing the sample IC mounting socket.

〔発明の実施例〕[Embodiments of the invention]

第1図はこの発明の一実施例である半導体試験装置の側
面図、第2図はその平面図、第3図はこの実施例に採用
されたサンプルIC取付用ソケットの平面図である。こ
れらの図に示すように、この半導体試験装置が第4図、
第5図に示す従来の半導体試験装置と相違する点は、プ
ローブカード1の上面側に設けられるサンプルIC取付
用ソケット7に、プローブカード1の不良マーク付与部
材挿通穴2と位置的に対応させて不良マーク付与部材挿
通穴10を形成した点のみである。その他の構成は上記
従来例とほぼ同様であるため、同一または相当部分に同
一符号を付してその説明を省略する。
FIG. 1 is a side view of a semiconductor testing device that is an embodiment of the present invention, FIG. 2 is a plan view thereof, and FIG. 3 is a plan view of a sample IC mounting socket employed in this embodiment. As shown in these figures, this semiconductor test equipment is shown in FIG.
The difference from the conventional semiconductor testing device shown in FIG. The only difference is that a defective marking member insertion hole 10 is formed. Since the other configurations are almost the same as those of the conventional example, the same or corresponding parts are given the same reference numerals and the explanation thereof will be omitted.

この半導体試験装置によれば、サンプルIC取付用ソケ
ット7を取外さなくてもサンプルIC8(第1図の仮想
線に示す)さえ取外しておけばウェハテストを行うごと
ができる。すなわちウェハテスト中にウェハ9上の集積
回路素子に不良マークを付与する必要が生じた場合には
、不良マーク付与部材(図示省略)を、サンプルIC取
付用ソケット7の不良マーク付与部材挿通穴10とプロ
ーブカード1の不良マーク付与部材挿通穴2に順次通し
て行なえる。このようにして、ウェハテストを行うと、
テスト途中でウェハテストデバッグを行なう必要が生じ
たときでも、サンプルIC8のみをサンプルIC取付用
ソケット7に取付けるだけで良くなり、この取付作業時
にプローブカード1に作用する力はわずかですむため、
プローブカード1がウェハ9に対して位置ずれを生ずる
ことはない。したがって、ウェハテストデバッグ終了後
にウェハテストを再開する際に、プローブカード1をウ
ェハ9に対して新めて位置合せする必要がなくなる。も
ちろん、サンプルIC取付用ソケット7をプローブ4と
位置的に対応して設けているため、ウェハテストデバッ
グも浮遊容量に影響されることなく精度良く行なえる。
According to this semiconductor testing device, a wafer test can be performed without removing the sample IC mounting socket 7, as long as the sample IC 8 (shown by the imaginary line in FIG. 1) is removed. That is, when it becomes necessary to apply a defective mark to an integrated circuit element on the wafer 9 during a wafer test, a defective mark applying member (not shown) is inserted into the defective mark applying member insertion hole 10 of the sample IC mounting socket 7. and the defective marking member insertion hole 2 of the probe card 1 in sequence. In this way, when performing a wafer test,
Even when it becomes necessary to perform wafer test debugging during a test, it is sufficient to simply attach the sample IC 8 to the sample IC attachment socket 7, and only a small amount of force is applied to the probe card 1 during this attachment process.
The probe card 1 will not be misaligned with respect to the wafer 9. Therefore, when restarting the wafer test after wafer test debugging is completed, there is no need to newly align the probe card 1 with respect to the wafer 9. Of course, since the sample IC mounting socket 7 is provided in positional correspondence with the probe 4, wafer test debugging can be performed with high accuracy without being affected by stray capacitance.

〔発明の効果〕〔Effect of the invention〕

以上説明したように、この発明の半導体試験装置によれ
ば、プローブと位置的に対応させて設けられたサンプル
IC取付用ソケットに、プローブカードの第1の不良マ
ーク付与部材挿通穴と位置的に対応させて第2の不良マ
ーク付与部材挿通穴を設けているため、浮遊容量の影響
なく正確にウェハテストデバッグが行なえるとともに、
ウェハテスト途中にウェハテストデバッグを行なった場
合でも、プローブカードのウェハに対するの位置ずれを
防止できるという効果が得られる。
As explained above, according to the semiconductor testing device of the present invention, the sample IC mounting socket provided in positional correspondence with the probe is positioned in the sample IC mounting socket provided in positional correspondence with the probe card's first defect marking member insertion hole. A corresponding second defect marking member insertion hole is provided, allowing accurate wafer test debugging without the influence of stray capacitance.
Even when wafer test debugging is performed during a wafer test, it is possible to prevent the probe card from being misaligned with respect to the wafer.

【図面の簡単な説明】[Brief explanation of the drawing]

第1図はこの発明の一実施例である半導体試験装置を示
す側面図、第2図はその平面図、第3図はこの一実施例
で採用されたサンプルIC取付用ソケットの平面図、第
4図は従来の半導体試験装置を示す側面図、第5図はそ
の平面図、第6図は従来のサンプルIC取付用ソケット
の平面図である。 図において、1はプローブカード、2は不良マーク付与
部材挿通穴、4はプローブ、7はサンプルIC取付用ソ
ケット、8はサンプルIC19はウェハ、10は不良マ
ーク付与部材挿通穴である。 なお、各図中同一符号は同一または相当部分を示す。
FIG. 1 is a side view showing a semiconductor testing device which is an embodiment of the present invention, FIG. 2 is a plan view thereof, and FIG. 3 is a plan view of a sample IC mounting socket adopted in this embodiment. FIG. 4 is a side view of a conventional semiconductor testing device, FIG. 5 is a plan view thereof, and FIG. 6 is a plan view of a conventional sample IC mounting socket. In the figure, 1 is a probe card, 2 is a defective mark applying member insertion hole, 4 is a probe, 7 is a sample IC mounting socket, 8 is a sample IC 19 is a wafer, and 10 is a defective mark applying member insertion hole. Note that the same reference numerals in each figure indicate the same or corresponding parts.

Claims (1)

【特許請求の範囲】[Claims] (1)第1の不良マーク付与部材挿通穴の設けられたプ
ローブカードの一面側に、前記第1の不良マーク付与部
材挿通穴を取囲むようにしてウェハテスト用の複数のプ
ローブを配設するとともに、プローブカードの他面側に
、前記プローブと位置的に対応させてウェハテストデバ
ッグ用のサンプルIC取付用ソケットを設けた半導体試
験装置において、 前記サンプルIC取付用ソケットに、前記第1の不良マ
ーク付与部材挿通穴と位置的に対応させて第2の不良マ
ーク付与部材挿通穴を設けたことを特徴とする半導体試
験装置。
(1) A plurality of probes for wafer testing are disposed on one side of the probe card in which the first defective mark applying member insertion hole is provided so as to surround the first defective mark applying member insertion hole, and In a semiconductor testing device in which a socket for mounting a sample IC for wafer test debugging is provided on the other side of the probe card in positional correspondence with the probe, the first defective mark is applied to the socket for mounting the sample IC. A semiconductor testing device characterized in that a second defect marking member insertion hole is provided in positional correspondence with the member insertion hole.
JP62046001A 1987-02-26 1987-02-26 Apparatus for testing semiconductor Pending JPS63211642A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP62046001A JPS63211642A (en) 1987-02-26 1987-02-26 Apparatus for testing semiconductor

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP62046001A JPS63211642A (en) 1987-02-26 1987-02-26 Apparatus for testing semiconductor

Publications (1)

Publication Number Publication Date
JPS63211642A true JPS63211642A (en) 1988-09-02

Family

ID=12734842

Family Applications (1)

Application Number Title Priority Date Filing Date
JP62046001A Pending JPS63211642A (en) 1987-02-26 1987-02-26 Apparatus for testing semiconductor

Country Status (1)

Country Link
JP (1) JPS63211642A (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01241141A (en) * 1988-03-23 1989-09-26 Tokyo Electron Ltd Probe device for testing and measuring semiconductor
JPH02222555A (en) * 1989-02-23 1990-09-05 Mitsubishi Electric Corp Test head for semiconductor device
US6730527B1 (en) 2001-12-31 2004-05-04 Hyperchip Inc. Chip and defect tolerant method of mounting same to a substrate

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH01241141A (en) * 1988-03-23 1989-09-26 Tokyo Electron Ltd Probe device for testing and measuring semiconductor
JPH02222555A (en) * 1989-02-23 1990-09-05 Mitsubishi Electric Corp Test head for semiconductor device
US6730527B1 (en) 2001-12-31 2004-05-04 Hyperchip Inc. Chip and defect tolerant method of mounting same to a substrate

Similar Documents

Publication Publication Date Title
US6856154B2 (en) Test board for testing IC package and tester calibration method using the same
JP2001124833A (en) Pin block structure
JP3730340B2 (en) Semiconductor test equipment
JPS63211642A (en) Apparatus for testing semiconductor
JPS62269075A (en) Apparatus for inspecting printed circuit board
JP2000349128A (en) Method for connection of prober side of probing device with tester side thereof and structure thereof
KR940002455Y1 (en) Semiconductor wafer test equipment with test signal check board
JP3076424B2 (en) Circuit board inspection method, inspection board, and circuit board inspection device
JP2591453B2 (en) Burn-in board inspection apparatus and burn-in board inspection method
KR950009876Y1 (en) Test board for semiconductor test machine
JPS626653B2 (en)
KR20050067759A (en) A semiconductor test device
JPH0644586B2 (en) Probe device
JPH0729636Y2 (en) Semiconductor wafer inspection system
JPS6137776B2 (en)
JP2586335Y2 (en) IC tester for both manual measurement and wafer measurement
JPH08146082A (en) Method and apparatus for testing bare chip
JPS631250Y2 (en)
JPS6329273A (en) Burn-in substrate
JP2002340979A (en) Method of operating measuring instrument
JPH0555321A (en) Semiconductor device and testing method thereof
JPH0945740A (en) Semiconductor substrate evaluating method and check board therefor
JPH02205778A (en) Semiconductor device
JPH01141377A (en) Inspecting device for thick film hybrid integrated circuit
JPS63168579A (en) Testing of electronic circuit