JPS6275844A - 命令プリフェッチ方法 - Google Patents

命令プリフェッチ方法

Info

Publication number
JPS6275844A
JPS6275844A JP60217077A JP21707785A JPS6275844A JP S6275844 A JPS6275844 A JP S6275844A JP 60217077 A JP60217077 A JP 60217077A JP 21707785 A JP21707785 A JP 21707785A JP S6275844 A JPS6275844 A JP S6275844A
Authority
JP
Japan
Prior art keywords
instruction
operand
processing unit
ipu
instruction processing
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP60217077A
Other languages
English (en)
Japanese (ja)
Other versions
JPH056893B2 (Direct
Inventor
Kunihiro Torikawa
酉川 晋宏
Katsuyuki Iwata
勝行 岩田
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Fujitsu Ltd
Original Assignee
Fujitsu Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Fujitsu Ltd filed Critical Fujitsu Ltd
Priority to JP60217077A priority Critical patent/JPS6275844A/ja
Publication of JPS6275844A publication Critical patent/JPS6275844A/ja
Publication of JPH056893B2 publication Critical patent/JPH056893B2/ja
Granted legal-status Critical Current

Links

Landscapes

  • Advance Control (AREA)
  • Memory System Of A Hierarchy Structure (AREA)
JP60217077A 1985-09-30 1985-09-30 命令プリフェッチ方法 Granted JPS6275844A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP60217077A JPS6275844A (ja) 1985-09-30 1985-09-30 命令プリフェッチ方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP60217077A JPS6275844A (ja) 1985-09-30 1985-09-30 命令プリフェッチ方法

Publications (2)

Publication Number Publication Date
JPS6275844A true JPS6275844A (ja) 1987-04-07
JPH056893B2 JPH056893B2 (Direct) 1993-01-27

Family

ID=16698467

Family Applications (1)

Application Number Title Priority Date Filing Date
JP60217077A Granted JPS6275844A (ja) 1985-09-30 1985-09-30 命令プリフェッチ方法

Country Status (1)

Country Link
JP (1) JPS6275844A (Direct)

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH04211827A (ja) * 1990-02-27 1992-08-03 Matsushita Electric Ind Co Ltd デジタルプロセッサ
JPH05100849A (ja) * 1991-10-04 1993-04-23 Fujitsu Ltd バツフア記憶制御方式

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5697146A (en) * 1979-12-29 1981-08-05 Fujitsu Ltd Instruction fetch control system

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5697146A (en) * 1979-12-29 1981-08-05 Fujitsu Ltd Instruction fetch control system

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH04211827A (ja) * 1990-02-27 1992-08-03 Matsushita Electric Ind Co Ltd デジタルプロセッサ
JPH05100849A (ja) * 1991-10-04 1993-04-23 Fujitsu Ltd バツフア記憶制御方式

Also Published As

Publication number Publication date
JPH056893B2 (Direct) 1993-01-27

Similar Documents

Publication Publication Date Title
US5465336A (en) Fetch and store buffer that enables out-of-order execution of memory instructions in a data processing system
US4742451A (en) Instruction prefetch system for conditional branch instruction for central processor unit
US6058461A (en) Computer system including priorities for memory operations and allowing a higher priority memory operation to interrupt a lower priority memory operation
KR100335785B1 (ko) 데이타처리명령의실행
JPS59100964A (ja) ディスク制御システム及びその並列データ転送方法
JPH05216835A (ja) 割込み再試行低減装置
US5784711A (en) Data cache prefetching under control of instruction cache
JP2001209549A (ja) 文脈切換えを実施する装置とその方法
US6237066B1 (en) Supporting multiple outstanding requests to multiple targets in a pipelined memory system
US6247101B1 (en) Tagged access synchronous bus architecture
JPH01175634A (ja) データ処理装置
JP2005056401A (ja) キャッシュ可能なdma
EP0600165B1 (en) Vector processing device
EP0220990B1 (en) Buffer storage control system
US5287483A (en) Prefetched operand storing system for an information processor
JPS6275844A (ja) 命令プリフェッチ方法
JPH04190435A (ja) マルチプロセッサシステムのメモリアクセス順序保証方式
US20050188155A1 (en) High/low priority memory
JPH02287828A (ja) プリフェッチ制御方式
US5201052A (en) System for transferring first and second ring information from program status word register and store buffer
JPH03268041A (ja) キャッシュ操作明示化コンピュータ
JPH0285960A (ja) 情報処理システム
JP2000181711A (ja) 命令フェッチのキャンセル方式
JPH10198644A (ja) 同期制御方法およびマルチプロセッサシステム
JPS61289464A (ja) スカラ演算処理装置