JPS6184753A - バツフアメモリ - Google Patents
バツフアメモリInfo
- Publication number
- JPS6184753A JPS6184753A JP59204179A JP20417984A JPS6184753A JP S6184753 A JPS6184753 A JP S6184753A JP 59204179 A JP59204179 A JP 59204179A JP 20417984 A JP20417984 A JP 20417984A JP S6184753 A JPS6184753 A JP S6184753A
- Authority
- JP
- Japan
- Prior art keywords
- data
- word
- array
- buffer memory
- signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/08—Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
- G06F12/0802—Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
- G06F12/0893—Caches characterised by their organisation or structure
- G06F12/0895—Caches characterised by their organisation or structure of parts of caches, e.g. directory or tag array
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Memory System Of A Hierarchy Structure (AREA)
Priority Applications (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59204179A JPS6184753A (ja) | 1984-10-01 | 1984-10-01 | バツフアメモリ |
US06/781,512 US4803616A (en) | 1984-10-01 | 1985-09-30 | Buffer memory |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP59204179A JPS6184753A (ja) | 1984-10-01 | 1984-10-01 | バツフアメモリ |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS6184753A true JPS6184753A (ja) | 1986-04-30 |
JPH0548497B2 JPH0548497B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1993-07-21 |
Family
ID=16486144
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP59204179A Granted JPS6184753A (ja) | 1984-10-01 | 1984-10-01 | バツフアメモリ |
Country Status (2)
Country | Link |
---|---|
US (1) | US4803616A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) |
JP (1) | JPS6184753A (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH01321534A (ja) * | 1988-06-24 | 1989-12-27 | Nec Corp | キャッシュメモリ装置 |
JPH0290348A (ja) * | 1988-09-28 | 1990-03-29 | Nec Corp | データ無効化サイズ可変なキャッシュメモリシステム |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5193166A (en) * | 1989-04-21 | 1993-03-09 | Bell-Northern Research Ltd. | Cache-memory architecture comprising a single address tag for each cache memory |
JPH0760411B2 (ja) * | 1989-05-23 | 1995-06-28 | 株式会社日立製作所 | バッファ記憶制御装置 |
JPH0546475A (ja) * | 1991-08-15 | 1993-02-26 | Fujitsu Ltd | バツフア記憶制御方式 |
US5664224A (en) * | 1993-07-23 | 1997-09-02 | Escom Ag | Apparatus for selectively loading data blocks from CD-ROM disks to buffer segments using DMA operations |
US5860127A (en) * | 1995-06-01 | 1999-01-12 | Hitachi, Ltd. | Cache memory employing dynamically controlled data array start timing and a microcomputer using the same |
DE102004031641A1 (de) * | 2004-06-30 | 2006-01-26 | Abb Patent Gmbh | Verfahren zur Bestimmung der Dichte und der Geschwindigkeit in einem strömenden Medium |
Family Cites Families (15)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4349870A (en) * | 1979-09-05 | 1982-09-14 | Motorola, Inc. | Microcomputer with programmable multi-function port |
US4332010A (en) * | 1980-03-17 | 1982-05-25 | International Business Machines Corporation | Cache synonym detection and handling mechanism |
US4400770A (en) * | 1980-11-10 | 1983-08-23 | International Business Machines Corporation | Cache synonym detection and handling means |
US4363095A (en) * | 1980-12-31 | 1982-12-07 | Honeywell Information Systems Inc. | Hit/miss logic for a cache memory |
US4410944A (en) * | 1981-03-24 | 1983-10-18 | Burroughs Corporation | Apparatus and method for maintaining cache memory integrity in a shared memory environment |
US4426682A (en) * | 1981-05-22 | 1984-01-17 | Harris Corporation | Fast cache flush mechanism |
JPS58102381A (ja) * | 1981-12-15 | 1983-06-17 | Nec Corp | バツフアメモリ |
US4442487A (en) * | 1981-12-31 | 1984-04-10 | International Business Machines Corporation | Three level memory hierarchy using write and share flags |
US4493026A (en) * | 1982-05-26 | 1985-01-08 | International Business Machines Corporation | Set associative sector cache |
US4714990A (en) * | 1982-09-18 | 1987-12-22 | International Computers Limited | Data storage apparatus |
US4736287A (en) * | 1983-06-20 | 1988-04-05 | Rational | Set association memory system |
JPS60123936A (ja) * | 1983-12-07 | 1985-07-02 | Fujitsu Ltd | バッフア記憶制御方式 |
JPS60124754A (ja) * | 1983-12-09 | 1985-07-03 | Fujitsu Ltd | バッファ記憶制御装置 |
JPS60142451A (ja) * | 1983-12-29 | 1985-07-27 | Fujitsu Ltd | アドレス変換制御方式 |
US4755936A (en) * | 1986-01-29 | 1988-07-05 | Digital Equipment Corporation | Apparatus and method for providing a cache memory unit with a write operation utilizing two system clock cycles |
-
1984
- 1984-10-01 JP JP59204179A patent/JPS6184753A/ja active Granted
-
1985
- 1985-09-30 US US06/781,512 patent/US4803616A/en not_active Expired - Lifetime
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPH01321534A (ja) * | 1988-06-24 | 1989-12-27 | Nec Corp | キャッシュメモリ装置 |
JPH0290348A (ja) * | 1988-09-28 | 1990-03-29 | Nec Corp | データ無効化サイズ可変なキャッシュメモリシステム |
Also Published As
Publication number | Publication date |
---|---|
JPH0548497B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | 1993-07-21 |
US4803616A (en) | 1989-02-07 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US5226147A (en) | Semiconductor memory device for simple cache system | |
US4471429A (en) | Apparatus for cache clearing | |
US6507897B2 (en) | Memory paging control apparatus | |
JP2818415B2 (ja) | バッファ記憶装置 | |
US4774687A (en) | Advanced store-in system for a hierarchy memory device | |
US6363460B1 (en) | Memory paging control method | |
JPS6184753A (ja) | バツフアメモリ | |
JPH0319976B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | ||
US4445191A (en) | Data word handling enhancement in a page oriented named-data hierarchical memory system | |
US4648033A (en) | Look-aside buffer LRU marker controller | |
US5749094A (en) | Invalid write recovery apparatus and method within cache memory | |
JPS60701B2 (ja) | デ−タ処理装置 | |
JPH06119238A (ja) | 主記憶制御方法および装置 | |
JPS6214919B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | ||
JPH01195552A (ja) | メモリアクセス制御方式 | |
JP2864548B2 (ja) | 命令キャッシュ装置 | |
JPS6115245A (ja) | 記憶装置 | |
JPH02122344A (ja) | バッファ記憶装置 | |
EP0400851A2 (en) | Efficient cache utilizing a store buffer | |
JPS63311548A (ja) | キャッシュメモリ制御回路 | |
JPH0332820B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | ||
JPS6150349B2 (GUID-C5D7CC26-194C-43D0-91A1-9AE8C70A9BFF.html) | ||
JPS61286944A (ja) | メモリ制御装置 | |
JPH04288647A (ja) | キャッシュメモリにおける置き換え制御装置 | |
JPH04181343A (ja) | キャッシュメモリシステム |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
LAPS | Cancellation because of no payment of annual fees |