JPS60136098A - 半導体記憶装置の制御方法 - Google Patents

半導体記憶装置の制御方法

Info

Publication number
JPS60136098A
JPS60136098A JP58241845A JP24184583A JPS60136098A JP S60136098 A JPS60136098 A JP S60136098A JP 58241845 A JP58241845 A JP 58241845A JP 24184583 A JP24184583 A JP 24184583A JP S60136098 A JPS60136098 A JP S60136098A
Authority
JP
Japan
Prior art keywords
latch
buffer
semiconductor memory
control signal
memory device
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP58241845A
Other languages
English (en)
Japanese (ja)
Other versions
JPS6322397B2 (cs
Inventor
Junichi Miyamoto
順一 宮本
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Toshiba Corp
Original Assignee
Toshiba Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Toshiba Corp filed Critical Toshiba Corp
Priority to JP58241845A priority Critical patent/JPS60136098A/ja
Publication of JPS60136098A publication Critical patent/JPS60136098A/ja
Publication of JPS6322397B2 publication Critical patent/JPS6322397B2/ja
Granted legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C17/00Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards

Landscapes

  • Read Only Memory (AREA)
JP58241845A 1983-12-23 1983-12-23 半導体記憶装置の制御方法 Granted JPS60136098A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP58241845A JPS60136098A (ja) 1983-12-23 1983-12-23 半導体記憶装置の制御方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP58241845A JPS60136098A (ja) 1983-12-23 1983-12-23 半導体記憶装置の制御方法

Publications (2)

Publication Number Publication Date
JPS60136098A true JPS60136098A (ja) 1985-07-19
JPS6322397B2 JPS6322397B2 (cs) 1988-05-11

Family

ID=17080355

Family Applications (1)

Application Number Title Priority Date Filing Date
JP58241845A Granted JPS60136098A (ja) 1983-12-23 1983-12-23 半導体記憶装置の制御方法

Country Status (1)

Country Link
JP (1) JPS60136098A (cs)

Also Published As

Publication number Publication date
JPS6322397B2 (cs) 1988-05-11

Similar Documents

Publication Publication Date Title
US7227777B2 (en) Mode selection in a flash memory device
US5033027A (en) Serial DRAM controller with multi generation interface
US5966724A (en) Synchronous memory device with dual page and burst mode operations
US6018478A (en) Random access memory with separate row and column designation circuits for reading and writing
US6167487A (en) Multi-port RAM having functionally identical ports
EP0929075B1 (en) Synchronous type semiconductor memory device
US5343437A (en) Memory having nonvolatile and volatile memory banks
CN102017001B (zh) 用于在电子存储器操作中动态功率节省的系统与方法
US20090276548A1 (en) Dynamically setting burst type of a double data rate memory device
JP3467053B2 (ja) フラッシュ・メモリ用の書込み状態機械インタフェース回路へのアドレス遷移を検出する方法と装置
JP2001266580A (ja) 半導体メモリ装置
US6175901B1 (en) Method for initializing and reprogramming a control operation feature of a memory device
JP2000235796A (ja) 半導体装置
US6523755B2 (en) Semiconductor memory device
JPH03147152A (ja) メモリ・システム
KR100680975B1 (ko) 파워다운 모드 제어 회로
US5172341A (en) Serial dram controller with multi generation interface
US5305271A (en) Circuit for controlling an output of a semiconductor memory
US5265048A (en) Semiconductor storage device and method of accessing the same
JPS6249676B2 (cs)
KR20070019880A (ko) 메모리 컨트롤러와 메모리를 인터페이싱하는 랩퍼 회로
JP4236439B2 (ja) マルチポートメモリ回路
JPH0315278B2 (cs)
JPS60136098A (ja) 半導体記憶装置の制御方法
JP2590172B2 (ja) シングルチップマイクロコンピュータ