JPS60108941A - メモリインタフエ−ス回路 - Google Patents
メモリインタフエ−ス回路Info
- Publication number
- JPS60108941A JPS60108941A JP21613783A JP21613783A JPS60108941A JP S60108941 A JPS60108941 A JP S60108941A JP 21613783 A JP21613783 A JP 21613783A JP 21613783 A JP21613783 A JP 21613783A JP S60108941 A JPS60108941 A JP S60108941A
- Authority
- JP
- Japan
- Prior art keywords
- request
- memory
- stack
- data
- memory device
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F12/00—Accessing, addressing or allocating within memory systems or architectures
- G06F12/02—Addressing or allocation; Relocation
- G06F12/06—Addressing a physical block of locations, e.g. base addressing, module addressing, memory dedication
Landscapes
- Engineering & Computer Science (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP21613783A JPS60108941A (ja) | 1983-11-18 | 1983-11-18 | メモリインタフエ−ス回路 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP21613783A JPS60108941A (ja) | 1983-11-18 | 1983-11-18 | メモリインタフエ−ス回路 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS60108941A true JPS60108941A (ja) | 1985-06-14 |
| JPH0477342B2 JPH0477342B2 (cg-RX-API-DMAC7.html) | 1992-12-08 |
Family
ID=16683842
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP21613783A Granted JPS60108941A (ja) | 1983-11-18 | 1983-11-18 | メモリインタフエ−ス回路 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS60108941A (cg-RX-API-DMAC7.html) |
-
1983
- 1983-11-18 JP JP21613783A patent/JPS60108941A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPH0477342B2 (cg-RX-API-DMAC7.html) | 1992-12-08 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| EP0384620B1 (en) | High performance memory system | |
| US11132311B2 (en) | Interface for memory having a cache and multiple independent arrays | |
| EP0444885B1 (en) | A method for controlling a buffer memory for a magnetic disk storage system | |
| US4914575A (en) | System for transferring data between an interleaved main memory and an I/O device at high speed | |
| JPH0619752B2 (ja) | データ転送方法及び装置 | |
| US5127088A (en) | Disk control apparatus | |
| JPS6297036A (ja) | 計算機システム | |
| US4151598A (en) | Priority assignment apparatus for use in a memory controller | |
| US5146572A (en) | Multiple data format interface | |
| JPH03189843A (ja) | データ処理システムおよび方法 | |
| EP0367995A2 (en) | Vector data transfer controller | |
| US4737908A (en) | Buffer memory control system | |
| JPS60108941A (ja) | メモリインタフエ−ス回路 | |
| JPH0283736A (ja) | バッファ記憶制御装置のosc検出方式 | |
| JPH01125644A (ja) | データ転送装置 | |
| US20250013378A1 (en) | Apparatus and method for controlling nonvolatile memory | |
| EP1067555B1 (en) | Memory controller and an information processing apparatus having such a memory controller | |
| JPS63245745A (ja) | バツフア記憶制御装置 | |
| JP2531207B2 (ja) | チャネル装置 | |
| JP2531209B2 (ja) | チャネル装置 | |
| JPH0831076B2 (ja) | 入出力処理装置 | |
| JPS6180447A (ja) | 記憶装置のストア制御方式 | |
| JPS616746A (ja) | 部分書込み制御方式 | |
| JPS63187349A (ja) | 記憶装置 | |
| JPH05120211A (ja) | データバス幅制御装置 |