JPS60100441A - 半導体装置 - Google Patents

半導体装置

Info

Publication number
JPS60100441A
JPS60100441A JP58207720A JP20772083A JPS60100441A JP S60100441 A JPS60100441 A JP S60100441A JP 58207720 A JP58207720 A JP 58207720A JP 20772083 A JP20772083 A JP 20772083A JP S60100441 A JPS60100441 A JP S60100441A
Authority
JP
Japan
Prior art keywords
semiconductor
composite material
semiconductor device
chip
semiconductor chip
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP58207720A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0241906B2 (index.php
Inventor
Shigeru Harada
繁 原田
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Mitsubishi Electric Corp
Original Assignee
Mitsubishi Electric Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Mitsubishi Electric Corp filed Critical Mitsubishi Electric Corp
Priority to JP58207720A priority Critical patent/JPS60100441A/ja
Publication of JPS60100441A publication Critical patent/JPS60100441A/ja
Publication of JPH0241906B2 publication Critical patent/JPH0241906B2/ja
Granted legal-status Critical Current

Links

Classifications

    • H10W72/30
    • H10W72/073
    • H10W72/07331
    • H10W90/724

Landscapes

  • Wire Bonding (AREA)
JP58207720A 1983-11-05 1983-11-05 半導体装置 Granted JPS60100441A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP58207720A JPS60100441A (ja) 1983-11-05 1983-11-05 半導体装置

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP58207720A JPS60100441A (ja) 1983-11-05 1983-11-05 半導体装置

Publications (2)

Publication Number Publication Date
JPS60100441A true JPS60100441A (ja) 1985-06-04
JPH0241906B2 JPH0241906B2 (index.php) 1990-09-19

Family

ID=16544430

Family Applications (1)

Application Number Title Priority Date Filing Date
JP58207720A Granted JPS60100441A (ja) 1983-11-05 1983-11-05 半導体装置

Country Status (1)

Country Link
JP (1) JPS60100441A (index.php)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS62101042A (ja) * 1985-10-28 1987-05-11 Minolta Camera Co Ltd Icチツプの基板への搭載構造
US5509203A (en) * 1993-07-22 1996-04-23 Nec Corporation Method for manufacturing a sheet formed connector for inspection of an integrated circuit
WO2019022942A1 (en) 2017-07-24 2019-01-31 Cerebras Systems Inc. APPARATUS AND METHOD FOR FIXING SUBSTRATES WITH VARIABLE THERMAL EXPANSION COEFFICIENTS
US11367686B2 (en) 2017-07-24 2022-06-21 Cerebras Systems Inc. Apparatus and method for multi-die interconnection
US11631600B2 (en) 2017-08-24 2023-04-18 Cerebras Systems Inc. Apparatus and method for securing components of an integrated circuit

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5693337A (en) * 1979-12-26 1981-07-28 Fujitsu Ltd Semiconductor device

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5693337A (en) * 1979-12-26 1981-07-28 Fujitsu Ltd Semiconductor device

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS62101042A (ja) * 1985-10-28 1987-05-11 Minolta Camera Co Ltd Icチツプの基板への搭載構造
US5509203A (en) * 1993-07-22 1996-04-23 Nec Corporation Method for manufacturing a sheet formed connector for inspection of an integrated circuit
WO2019022942A1 (en) 2017-07-24 2019-01-31 Cerebras Systems Inc. APPARATUS AND METHOD FOR FIXING SUBSTRATES WITH VARIABLE THERMAL EXPANSION COEFFICIENTS
EP3659178A4 (en) * 2017-07-24 2021-05-19 Cerebras Systems Inc. DEVICE AND METHOD FOR FASTENING SUBSTRATES WITH VARIATING COEFFICIENTS OF THERMAL EXPANSION
US11367701B2 (en) 2017-07-24 2022-06-21 Cerebras Systems Inc. Apparatus and method for securing substrates with varying coefficients of thermal expansion
US11367686B2 (en) 2017-07-24 2022-06-21 Cerebras Systems Inc. Apparatus and method for multi-die interconnection
US12463139B2 (en) 2017-07-24 2025-11-04 Cerebras Systems Inc. Apparatus and method for fabricating multi-die interconnection using lithography process
US11631600B2 (en) 2017-08-24 2023-04-18 Cerebras Systems Inc. Apparatus and method for securing components of an integrated circuit

Also Published As

Publication number Publication date
JPH0241906B2 (index.php) 1990-09-19

Similar Documents

Publication Publication Date Title
US5874784A (en) Semiconductor device having external connection terminals provided on an interconnection plate and fabrication process therefor
JP3685947B2 (ja) 半導体装置及びその製造方法
JP3481444B2 (ja) 半導体装置及びその製造方法
US6014318A (en) Resin-sealed type ball grid array IC package and manufacturing method thereof
US6316838B1 (en) Semiconductor device
KR100516816B1 (ko) 반도체장치의 제조 방법
US4949224A (en) Structure for mounting a semiconductor device
US7443022B2 (en) Board-on-chip packages
JP3768817B2 (ja) 半導体装置およびその製造方法
JP2001308220A (ja) 半導体パッケージ及びその製造方法
US7781873B2 (en) Encapsulated leadframe semiconductor package for random access memory integrated circuits
JPH05211202A (ja) 複合フリップ・チップ半導体装置とその製造およびバーンインの方法
JP2000269369A (ja) 半導体装置
US6756686B2 (en) Semiconductor device
US5863812A (en) Process for manufacturing a multi layer bumped semiconductor device
US20010002320A1 (en) Extended lead package
JP3547303B2 (ja) 半導体装置の製造方法
JPS60100441A (ja) 半導体装置
US20020145207A1 (en) Method and structure for integrated circuit package
JPH10303249A (ja) 半導体装置
JPH08330469A (ja) 半導体装置用配線基板およびその製造方法
JP3052899B2 (ja) 半導体装置
JP2003023133A (ja) リードフレームおよびそれを用いた樹脂封止型半導体装置ならびにその製造方法
JP3529507B2 (ja) 半導体装置
TWI393197B (zh) 晶片封裝