JPS5962209A - 直列デジタルフイルタ用回路装置 - Google Patents

直列デジタルフイルタ用回路装置

Info

Publication number
JPS5962209A
JPS5962209A JP58057741A JP5774183A JPS5962209A JP S5962209 A JPS5962209 A JP S5962209A JP 58057741 A JP58057741 A JP 58057741A JP 5774183 A JP5774183 A JP 5774183A JP S5962209 A JPS5962209 A JP S5962209A
Authority
JP
Japan
Prior art keywords
transistor
output
signal
input
digits
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP58057741A
Other languages
English (en)
Japanese (ja)
Other versions
JPH0344456B2 (esLanguage
Inventor
ライナ−・バツケス
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
TDK Micronas GmbH
ITT Inc
Original Assignee
Deutsche ITT Industries GmbH
ITT Industries Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Deutsche ITT Industries GmbH, ITT Industries Inc filed Critical Deutsche ITT Industries GmbH
Publication of JPS5962209A publication Critical patent/JPS5962209A/ja
Publication of JPH0344456B2 publication Critical patent/JPH0344456B2/ja
Granted legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H17/00Networks using digital techniques
    • H03H17/02Frequency selective networks
    • H03H17/0223Computation saving measures; Accelerating measures
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03HIMPEDANCE NETWORKS, e.g. RESONANT CIRCUITS; RESONATORS
    • H03H17/00Networks using digital techniques
    • H03H17/02Frequency selective networks
    • H03H17/0283Filters characterised by the filter structure
    • H03H17/0286Combinations of filter structures

Landscapes

  • Engineering & Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Mathematical Physics (AREA)
  • Computing Systems (AREA)
  • Theoretical Computer Science (AREA)
  • Analogue/Digital Conversion (AREA)
  • Synchronisation In Digital Transmission Systems (AREA)
  • Networks Using Active Elements (AREA)
JP58057741A 1982-04-03 1983-04-01 直列デジタルフイルタ用回路装置 Granted JPS5962209A (ja)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
EP82710020.7 1982-04-03
EP82710020A EP0090904B1 (de) 1982-04-03 1982-04-03 Schaltungsanordnung für seriell arbeitende Digitalfilter

Publications (2)

Publication Number Publication Date
JPS5962209A true JPS5962209A (ja) 1984-04-09
JPH0344456B2 JPH0344456B2 (esLanguage) 1991-07-08

Family

ID=8190018

Family Applications (1)

Application Number Title Priority Date Filing Date
JP58057741A Granted JPS5962209A (ja) 1982-04-03 1983-04-01 直列デジタルフイルタ用回路装置

Country Status (4)

Country Link
US (1) US4569031A (esLanguage)
EP (1) EP0090904B1 (esLanguage)
JP (1) JPS5962209A (esLanguage)
DE (1) DE3265546D1 (esLanguage)

Families Citing this family (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0167677B1 (en) * 1984-07-13 1989-03-08 BELL TELEPHONE MANUFACTURING COMPANY Naamloze Vennootschap Signal processing arrangement
US4928258A (en) * 1989-05-08 1990-05-22 The United States Of America As Represented By The Secretary Of The Air Force Recursive median filtering
US6304591B1 (en) * 1998-07-10 2001-10-16 Aloha Networks, Inc. Match filter architecture based upon parallel I/O
US6438570B1 (en) * 1999-07-21 2002-08-20 Xilinx, Inc. FPGA implemented bit-serial multiplier and infinite impulse response
US8005360B2 (en) * 2008-08-05 2011-08-23 Alcatel Lucent PMDC feedback signal for alternate polarization DPSK system
US20110314256A1 (en) * 2010-06-18 2011-12-22 Microsoft Corporation Data Parallel Programming Model
US8589867B2 (en) 2010-06-18 2013-11-19 Microsoft Corporation Compiler-generated invocation stubs for data parallel programming model

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3633014A (en) * 1970-03-13 1972-01-04 Bell Telephone Labor Inc Digital equalizer in which tap adjusting signals are derived by modifying the signal code format
US3704364A (en) * 1970-11-10 1972-11-28 Us Navy A digital memory shift register incorporating target data averaging through a digital smoothing loop
GB1480503A (en) * 1973-09-13 1977-07-20 Siemens Ag Calculating unit for serial multiplication
CA1068822A (en) * 1974-06-24 1979-12-25 Ching-Long Song Digital to analog converter for a communication system
US4366547A (en) * 1980-09-18 1982-12-28 Codex Corporation Digital filter with scaled tap coefficients
US4408284A (en) * 1981-01-19 1983-10-04 The United States Of America As Represented By The Secretary Of The Navy Signal processing system
JPS57176096A (en) * 1981-04-23 1982-10-29 Nippon Musical Instruments Mfg Electronic musical instrument

Also Published As

Publication number Publication date
JPH0344456B2 (esLanguage) 1991-07-08
EP0090904B1 (de) 1985-08-21
US4569031A (en) 1986-02-04
EP0090904A1 (de) 1983-10-12
DE3265546D1 (en) 1985-09-26

Similar Documents

Publication Publication Date Title
Vun et al. A new RNS based DA approach for inner product computation
JPS61502288A (ja) X×yビット・アレ−掛け算器/アキュムレ−タ回路
Gokhale et al. Design of area and delay efficient Vedic multiplier using Carry Select Adder
JPH02224057A (ja) デジタルデータ処理装置
CN102710236B (zh) 基于fpga的小波变换实现装置
JPS5962209A (ja) 直列デジタルフイルタ用回路装置
Gardezi et al. Design and VLSI implementation of CSD based DA architecture for 5/3 DWT
US3878985A (en) Serial-parallel multiplier using booth{3 s algorithm with combined carry-borrow feature
JPS6389929A (ja) 固定オペランドをもつ2進加算器及びこの種の加算器を内蔵する直列−並列2進乗算器
CN104348446B (zh) 一种实现fir滤波的方法和滤波装置
Haveliya A Novel Design for High Speed Multiplier for Digital Signal Processing Applications
CN100533973C (zh) 一种最小均方差自适应滤波器及其实现方法
Khan et al. Design of 2× 2 vedic multiplier using GDI technique
SE429080B (sv) Digital filteranordning for olikformigt kvantiserade pulskodmodulerade signaler
US3582634A (en) Electrical circuit for multiplying serial binary numbers by a parallel number
US5781462A (en) Multiplier circuitry with improved storage and transfer of booth control coefficients
CN104734668A (zh) 一种插值滤波器
RU2007119488A (ru) Вычислительное устройство
JPS61195015A (ja) 像信号のデイジタルフイルタリング回路装置
JPS5957343A (ja) 加算回路
CN102811036A (zh) 数字滤波方法和装置
US4513388A (en) Electronic device for the execution of a mathematical operation on sets of three digital variables
CN115033205B (zh) 一种低延迟高精度定值除法器
Lesnikov et al. Modification of the architecture of a distributed arithmetic
RU2713868C1 (ru) Устройство для решения задачи выбора технических средств сложной системы