JPS5957347A - メモリアドレス制御装置 - Google Patents
メモリアドレス制御装置Info
- Publication number
- JPS5957347A JPS5957347A JP57169137A JP16913782A JPS5957347A JP S5957347 A JPS5957347 A JP S5957347A JP 57169137 A JP57169137 A JP 57169137A JP 16913782 A JP16913782 A JP 16913782A JP S5957347 A JPS5957347 A JP S5957347A
- Authority
- JP
- Japan
- Prior art keywords
- address
- register
- memory
- flag
- direct
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/34—Addressing or accessing the instruction operand or the result ; Formation of operand address; Addressing modes
Landscapes
- Engineering & Computer Science (AREA)
- Software Systems (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Executing Machine-Instructions (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP57169137A JPS5957347A (ja) | 1982-09-27 | 1982-09-27 | メモリアドレス制御装置 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP57169137A JPS5957347A (ja) | 1982-09-27 | 1982-09-27 | メモリアドレス制御装置 |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS5957347A true JPS5957347A (ja) | 1984-04-02 |
| JPS6230653B2 JPS6230653B2 (enExample) | 1987-07-03 |
Family
ID=15880966
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP57169137A Granted JPS5957347A (ja) | 1982-09-27 | 1982-09-27 | メモリアドレス制御装置 |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS5957347A (enExample) |
-
1982
- 1982-09-27 JP JP57169137A patent/JPS5957347A/ja active Granted
Also Published As
| Publication number | Publication date |
|---|---|
| JPS6230653B2 (enExample) | 1987-07-03 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPH0346850B2 (enExample) | ||
| JPH0221616B2 (enExample) | ||
| JPS5957347A (ja) | メモリアドレス制御装置 | |
| JPH02242355A (ja) | 拡張アドレス空間を持つマイクロプロセシングシステム | |
| JPH043394A (ja) | 半導体不揮発性記憶装置 | |
| US6363469B1 (en) | Address generation apparatus | |
| JP2570407B2 (ja) | プログラマブル・コントローラ | |
| JP3144424B2 (ja) | Cpuのリスタート回路 | |
| JP3441944B2 (ja) | シーケンシャルアクセス型半導体メモリ装置 | |
| JPS6155694B2 (enExample) | ||
| JPS6292051A (ja) | メモリ装置 | |
| JP2933569B2 (ja) | 中央演算処理装置 | |
| JP3251265B2 (ja) | メモリ出力制御回路 | |
| JPH04205362A (ja) | メモリデータの分割処理回路 | |
| JPS6057604B2 (ja) | レジスタの選択制御方式 | |
| JPS60215260A (ja) | 中央処理装置 | |
| JPH0516451A (ja) | プリンタ | |
| JPS6224338A (ja) | メモリ・アクセス方式 | |
| JPH0232434A (ja) | メモリアクセス装置 | |
| JPH05266656A (ja) | ダイナミックメモリ | |
| JPS6319897B2 (enExample) | ||
| JPH01319848A (ja) | 情報処理装置 | |
| JPS61211741A (ja) | マイクロコンピユ−タ | |
| JPS62208145A (ja) | アドレス指定方式 | |
| JPS58225438A (ja) | デ−タ処理装置 |