JPS5951549A - Manufacture of integrated circuit device - Google Patents

Manufacture of integrated circuit device

Info

Publication number
JPS5951549A
JPS5951549A JP16187082A JP16187082A JPS5951549A JP S5951549 A JPS5951549 A JP S5951549A JP 16187082 A JP16187082 A JP 16187082A JP 16187082 A JP16187082 A JP 16187082A JP S5951549 A JPS5951549 A JP S5951549A
Authority
JP
Japan
Prior art keywords
insulating film
film
inter
layer insulating
silicon
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP16187082A
Other languages
Japanese (ja)
Inventor
Kiyonobu Hinooka
日野岡 清伸
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
NEC Corp
Original Assignee
NEC Corp
Nippon Electric Co Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by NEC Corp, Nippon Electric Co Ltd filed Critical NEC Corp
Priority to JP16187082A priority Critical patent/JPS5951549A/en
Publication of JPS5951549A publication Critical patent/JPS5951549A/en
Pending legal-status Critical Current

Links

Landscapes

  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Weting (AREA)

Abstract

PURPOSE:To form a flat inter-layer insulating film at low temperature without a high temperature heat treatment by etching a silicon film until the inter-layer insulating film at a high step-up part, thereafter forming a second inter-layer insulating film, opening a contact hole and then forming a second wiring material. CONSTITUTION:A first wiring layer 3 is formed and a silicon oxide film 4 is formed as the inter-layer insulating film. Thereafter, a polycrystalline silicon film or non-crystalline silicon film 5 is formed by growth method. In this case, a lower stepped part A is formed thicker than a high stepped part B utilizing a growth method having good step coverage. When thickness of silicon to be grown is set to 1/2 or more of the minimum interval C of the higher stepped part of the inter-layer insulating film. Thereby, the minimum interval part is perfectly filled. The silicon film at the part B is perfectly etched from the entire part by the plasma etching and the silicon film is left only at the lower stepped part A. Here, the inter-layer insulating film 6 is provided again and a contact hole is opened by the tapered etching only on the first wiring material layer, and thereafter a second wiring material 8 is formed.

Description

【発明の詳細な説明】 本発明は集積回路装置の製造方法に係り、特に平坦な層
間絶R隣の形成に関する。
DETAILED DESCRIPTION OF THE INVENTION The present invention relates to a method of manufacturing an integrated circuit device, and particularly to the formation of a flat interlayer R adjacent to the interlayer.

一般に集積回路装置において、特に半導体集積回路装置
において、配線材料としてアルミニウム等の金属湖−膜
を用いるが、金属薄嗅下の層間絶縁膜が急峻な段差を有
すると金机配線が断線することが、しばしばある。この
ため、層間絶縁膜の段差を軽減し、平坦にする平坦化技
術は非常にfx要である。
Generally, in integrated circuit devices, particularly in semiconductor integrated circuit devices, a metal film such as aluminum is used as a wiring material, but if the interlayer insulating film under the metal thin layer has a steep step, the metal wiring may break. , often. For this reason, a planarization technique for reducing and flattening the level difference in the interlayer insulating film is very important for fx.

近年、配線材料の微細加工や多層配線が行なわれるよう
になりこの平坦化技術は必要欠くべからざるものとなっ
てきた。また、高集積化のため浅いpH接合が、必要に
なったこと、アルミニウム等低融点金縞による多層配線
構造を実現しなければならない婢の理由から高温熱処理
による層間絶R膜の平坦化技術が使えなくなり、低温プ
ロセスによる平坦化が必要とされている。
In recent years, with the increasing use of fine processing of wiring materials and multilayer wiring, this planarization technology has become indispensable. In addition, due to the need for shallow pH junctions due to high integration, and the need to realize a multilayer wiring structure using low melting point gold stripes such as aluminum, technology for flattening the interlayer R film using high temperature heat treatment has been developed. It is no longer usable and requires planarization using a low-temperature process.

本発明の目的は低温プロセスでの層間絶縁膜の平坦化技
術を提供することである。
An object of the present invention is to provide a technique for planarizing an interlayer insulating film using a low-temperature process.

本発明の特徴は、第1層目の配線材料の上に第1の層間
絶縁膜を形成する工程と、該層間絶縁膜の上に多結晶シ
リコン膜もしくは非結晶シリコン膜を成長する工程と、
該シリコン膜を、段の酷い部分の層間絶縁1換が露出す
るまで蝕刻し、その後第2の層間絶縁膜を形成する:[
程と、該配線材料の上のみにコンタクト孔を開孔し、第
2の配線拐料を形成する工程とを含む集積回路装置の製
造方法にある。そして、シリコン1漠を層間絶縁1漠の
段の尚い部分の最小間隔の2分の1もしくは、それ以上
成長1°ること、が好ましい。
The features of the present invention include a step of forming a first interlayer insulating film on the first layer of wiring material, a step of growing a polycrystalline silicon film or an amorphous silicon film on the interlayer insulating film,
The silicon film is etched until the first layer of interlayer insulation in the portion with severe steps is exposed, and then a second interlayer insulation film is formed:
and forming a contact hole only on the wiring material to form a second wiring material. Preferably, the silicon layer is grown by 1° or more than half the minimum spacing between the remaining steps of the interlayer insulation layer.

以下にこの発明による層間絶縁1漠の平坦化技術を実施
例を用いて説明する。
The technique for planarizing interlayer insulation according to the present invention will be described below using examples.

第1図は、シリコン基板1の一主表面にシリコン酸化膜
2を形成し、その上に第1層目の配線3を形成し、層間
絶縁膜としてシリコン酸化膜4を成長したものである。
In FIG. 1, a silicon oxide film 2 is formed on one main surface of a silicon substrate 1, a first layer of wiring 3 is formed thereon, and a silicon oxide film 4 is grown as an interlayer insulating film.

その後、多結晶シリコン膜又は、非結晶シリコン膜5を
、成長したのが第2図である。ここで、シリコン膜の成
長方法は、例えばスパッタ蒸着法、プラズマ成長法、減
圧低温気相成長法等のようにステップカバレッジのよい
成長方法を用いればこの図のごとく段の低い部分Aは、
高い部分Bに対して厚く形成される。又、第一層目の配
線材料が、多結晶シリコン、モリブデン、タングステン
、チタン、タンタル等のよ、うに高融点である場合は、
通常の気相成長によってシリコン膜を成長できる。尚成
長するシリコンの脆J9は、層間絶縁IIIの段の高い
部分の最小間隔Cの2分の1、もしくはそれ以上に成長
してやれば、最小間隔の部分は完全に埋まり第2層目の
配線が断線することはなくなる。
Thereafter, a polycrystalline silicon film or an amorphous silicon film 5 is grown as shown in FIG. Here, as for the growth method of the silicon film, if a growth method with good step coverage is used, such as sputter deposition method, plasma growth method, low-pressure low-temperature vapor phase growth method, etc., the lower part A of the step as shown in this figure can be
It is formed thicker than the higher part B. Also, if the first layer wiring material has a high melting point, such as polycrystalline silicon, molybdenum, tungsten, titanium, tantalum, etc.
Silicon films can be grown by normal vapor phase growth. If the growing silicon brittle J9 is grown to half or more of the minimum spacing C between the high steps of the interlayer insulation III, the minimum spacing will be completely filled and the second layer wiring will be formed. There will be no more disconnections.

次に、プジズマエッチング°により全面のシリフン膜を
Bのtl(分が完全にエツチングされるのを目安にエツ
チングしたのが、第3図である。この上うにシリコン膜
5は段の低い部分Aのみに残される。ここで71Jび層
間絶縁膜6を気相成長法、プラズマ成長法スパッタ蒸着
法等により成長したのが第4図である。ここで第、 i
 It!J目と、第2層目の配線材料間の導通を111
!るためのコンタクト孔の開孔は、第5図のごとく第゛
1層目の配線計料の上のみにテーパーエツチングにより
開孔すればよい。その後、第2の配線材料8を形成した
のが、第6図である。
Next, the silicon film 5 on the entire surface was etched by Prisma etching, with the aim of completely etching the tl (tl) of B. It is left only in part A. Here, 71J and interlayer insulating film 6 are grown by vapor phase epitaxy, plasma growth, sputter deposition, etc., as shown in Fig. 4.
It! Conductivity between the J-th wiring material and the second layer wiring material is 111.
! The contact hole for the connection may be formed only on the first layer wiring pattern by taper etching, as shown in FIG. After that, a second wiring material 8 was formed, as shown in FIG.

以上のごとく本発明によれば、高温熱処理を経ることな
く、低温で平坦な層間絶縁膜を形成することが可能であ
り、高集積化や多層配線に非常に有効である。
As described above, according to the present invention, it is possible to form a flat interlayer insulating film at a low temperature without undergoing high-temperature heat treatment, and it is very effective for high integration and multilayer wiring.

【図面の簡単な説明】[Brief explanation of drawings]

第1図ないし、第6図は各々本発明の実施例の断面図で
ある。 尚、71において、1・・・・・・シリコン基板、2・
・−・・シリコン酸化膜、3,8・・・・・・配線材料
、4,6・・・・・・層間絶縁膜、5・・・・・・シリ
コン膜、7・・・・・・コンタクト孔、である。 第1 図 手 2 鼎 第3 図 髪4 図 第5 圀 第 6 凹
1 to 6 are sectional views of embodiments of the present invention. In addition, in 71, 1... silicon substrate, 2...
...Silicon oxide film, 3, 8... Wiring material, 4, 6... Interlayer insulating film, 5... Silicon film, 7... It is a contact hole. 1st figure hand 2 Ding 3rd figure 4 figure 5 Koku 6 concave

Claims (2)

【特許請求の範囲】[Claims] (1)集積回路装置の製造方法において、表面に段差の
ある第1の眉間絶縁膜を形成する工程と、該第1の層間
絶縁膜上に多結晶のシリコン膜もしくは非結晶のシリコ
ン膜を成長する工程と、該シリコン膜を段の高い部分の
前記第1の層間絶縁1換がνN出するまで蝕刻しその後
第2の層間絶縁膜を形成する工程と、該第2の眉間絶縁
膜上に配線層を形成する工程とを宮むことを特徴とする
集積回路装置の製造方法。
(1) A method for manufacturing an integrated circuit device, including the step of forming a first glabella insulating film with a step on its surface, and growing a polycrystalline silicon film or an amorphous silicon film on the first interlayer insulating film. a step of etching the silicon film until the first interlayer insulation film in the high step portion reaches νN, and then forming a second interlayer insulation film; 1. A method for manufacturing an integrated circuit device, comprising the step of forming a wiring layer.
(2)シリコン膜を層間絶縁膜の段の高い部分の最小間
隔の2分の′1もしくは、それ以上成長することを特徴
とする特許請求の範囲第(1)項記載の集積回路装置の
製造方法。
(2) Manufacture of an integrated circuit device according to claim (1), characterized in that the silicon film is grown by 1/2 of the minimum interval between the high steps of the interlayer insulating film or more. Method.
JP16187082A 1982-09-17 1982-09-17 Manufacture of integrated circuit device Pending JPS5951549A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP16187082A JPS5951549A (en) 1982-09-17 1982-09-17 Manufacture of integrated circuit device

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP16187082A JPS5951549A (en) 1982-09-17 1982-09-17 Manufacture of integrated circuit device

Publications (1)

Publication Number Publication Date
JPS5951549A true JPS5951549A (en) 1984-03-26

Family

ID=15743529

Family Applications (1)

Application Number Title Priority Date Filing Date
JP16187082A Pending JPS5951549A (en) 1982-09-17 1982-09-17 Manufacture of integrated circuit device

Country Status (1)

Country Link
JP (1) JPS5951549A (en)

Cited By (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6115755U (en) * 1984-07-03 1986-01-29 三洋電機株式会社 Semiconductor device with built-in resistor
JPS61216341A (en) * 1985-03-20 1986-09-26 Nec Kyushu Ltd Manufacture of semiconductor device
JPS61272949A (en) * 1985-05-28 1986-12-03 Toshiba Corp Manufacture of semiconductor device
JPH022127A (en) * 1988-06-15 1990-01-08 Nec Corp Flattening method

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS6115755U (en) * 1984-07-03 1986-01-29 三洋電機株式会社 Semiconductor device with built-in resistor
JPH0346502Y2 (en) * 1984-07-03 1991-10-01
JPS61216341A (en) * 1985-03-20 1986-09-26 Nec Kyushu Ltd Manufacture of semiconductor device
JPS61272949A (en) * 1985-05-28 1986-12-03 Toshiba Corp Manufacture of semiconductor device
JPH022127A (en) * 1988-06-15 1990-01-08 Nec Corp Flattening method

Similar Documents

Publication Publication Date Title
JPS63301548A (en) Manufacture of semiconductor device
JPS6089953A (en) Manufacture of layered semiconductor device
JPH08250596A (en) Metal wiring formation of semiconductor device
JPS5951549A (en) Manufacture of integrated circuit device
KR100220933B1 (en) Forming method for metal wiring of semiconductor device
JPS62204523A (en) Forming method for contact electrode
JPS61208241A (en) Manufacture of semiconductor device
JPS598356A (en) Fabrication of semiconductor integrated circuit device
JPS60111421A (en) Manufacture of semiconductor device
JPH11288923A (en) Trench forming method and manufacture thereof
JPS59150421A (en) Manufacture of semiconductor device
US6316355B1 (en) Method for forming metal wire using titanium film in semiconductor device having contact holes
JPS59103355A (en) Semiconductor device
JP3191477B2 (en) Wiring structure and method of manufacturing the same
KR930001896B1 (en) Metal line structure of semiconductor apparatus and building method thereof
JP3149169B2 (en) Method for manufacturing semiconductor device
JP2841457B2 (en) Method of forming aluminum film
JPH03157925A (en) Manufacture of semiconductor device
KR100219053B1 (en) Forming method for metal film of semiconductor device
JPS63260051A (en) Semiconductor device
JPH0273652A (en) Manufacture of semiconductor device
JPH0487328A (en) Manufacture of semiconductor device
JPS6347947A (en) Manufacture of semiconductor device
JPS5870556A (en) Preparation of semiconductor device
JPS61120469A (en) Manufacture of electrode wiring