JPS57109084A - Schedule system for instruction in parallel computer having plural operating devices - Google Patents
Schedule system for instruction in parallel computer having plural operating devicesInfo
- Publication number
- JPS57109084A JPS57109084A JP55186147A JP18614780A JPS57109084A JP S57109084 A JPS57109084 A JP S57109084A JP 55186147 A JP55186147 A JP 55186147A JP 18614780 A JP18614780 A JP 18614780A JP S57109084 A JPS57109084 A JP S57109084A
- Authority
- JP
- Japan
- Prior art keywords
- instructions
- instruction
- units
- same
- inputted
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3885—Concurrent instruction execution, e.g. pipeline or look ahead using a plurality of independent parallel functional units
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F9/00—Arrangements for program control, e.g. control units
- G06F9/06—Arrangements for program control, e.g. control units using stored programs, i.e. using an internal store of processing equipment to receive or retain programs
- G06F9/30—Arrangements for executing machine instructions, e.g. instruction decode
- G06F9/38—Concurrent instruction execution, e.g. pipeline or look ahead
- G06F9/3836—Instruction issuing, e.g. dynamic instruction scheduling or out of order instruction execution
Landscapes
- Engineering & Computer Science (AREA)
- Software Systems (AREA)
- Theoretical Computer Science (AREA)
- Physics & Mathematics (AREA)
- General Engineering & Computer Science (AREA)
- General Physics & Mathematics (AREA)
- Advance Control (AREA)
- Complex Calculations (AREA)
Priority Applications (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP55186147A JPS57109084A (en) | 1980-12-26 | 1980-12-26 | Schedule system for instruction in parallel computer having plural operating devices |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP55186147A JPS57109084A (en) | 1980-12-26 | 1980-12-26 | Schedule system for instruction in parallel computer having plural operating devices |
Publications (2)
| Publication Number | Publication Date |
|---|---|
| JPS57109084A true JPS57109084A (en) | 1982-07-07 |
| JPS6132697B2 JPS6132697B2 (cs) | 1986-07-29 |
Family
ID=16183195
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP55186147A Granted JPS57109084A (en) | 1980-12-26 | 1980-12-26 | Schedule system for instruction in parallel computer having plural operating devices |
Country Status (1)
| Country | Link |
|---|---|
| JP (1) | JPS57109084A (cs) |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5991546A (ja) * | 1982-10-13 | 1984-05-26 | ハネウエル・インフオメ−シヨンシステムズ・インコ−ポレ−テツド | 中央処理装置 |
| JPS5991547A (ja) * | 1982-10-13 | 1984-05-26 | ハネウエル・インフオメ−シヨン・システムズ・インコ−ポレ−テツド | 収集装置 |
| JPS60120472A (ja) * | 1983-12-02 | 1985-06-27 | Fujitsu Ltd | 多重ル−プのベクトル処理方式 |
| JPS61100862A (ja) * | 1984-10-12 | 1986-05-19 | Fujitsu Ltd | 命令の逐次化方式 |
Families Citing this family (1)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0561596U (ja) * | 1991-11-28 | 1993-08-13 | セイキ工業株式会社 | 埋設管用保護カバー |
Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5110746A (cs) * | 1974-07-17 | 1976-01-28 | Hitachi Ltd | |
| JPS53108254A (en) * | 1977-03-02 | 1978-09-20 | Nec Corp | Information processor |
-
1980
- 1980-12-26 JP JP55186147A patent/JPS57109084A/ja active Granted
Patent Citations (2)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5110746A (cs) * | 1974-07-17 | 1976-01-28 | Hitachi Ltd | |
| JPS53108254A (en) * | 1977-03-02 | 1978-09-20 | Nec Corp | Information processor |
Cited By (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPS5991546A (ja) * | 1982-10-13 | 1984-05-26 | ハネウエル・インフオメ−シヨンシステムズ・インコ−ポレ−テツド | 中央処理装置 |
| JPS5991547A (ja) * | 1982-10-13 | 1984-05-26 | ハネウエル・インフオメ−シヨン・システムズ・インコ−ポレ−テツド | 収集装置 |
| JPS60120472A (ja) * | 1983-12-02 | 1985-06-27 | Fujitsu Ltd | 多重ル−プのベクトル処理方式 |
| JPS61100862A (ja) * | 1984-10-12 | 1986-05-19 | Fujitsu Ltd | 命令の逐次化方式 |
Also Published As
| Publication number | Publication date |
|---|---|
| JPS6132697B2 (cs) | 1986-07-29 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JPS56149646A (en) | Operation controller | |
| EP0411747A2 (en) | Multiple instruction decoder | |
| EP0782071A3 (en) | Data processor | |
| JPS6436336A (en) | Calculator system | |
| EP0335515A3 (en) | Method and apparatus for executing instructions for a vector processing system | |
| EP0137191A3 (en) | Virtual machine system controller | |
| HK90795A (en) | Data processing system with instruction tag apparatus | |
| EP0381471A3 (en) | Method and apparatus for preprocessing multiple instructions in a pipeline processor | |
| EP0231526A2 (en) | Multi-processor system | |
| TW280879B (cs) | ||
| TW332266B (en) | Execution of data processing instructions | |
| DE3070051D1 (en) | Pipeline control apparatus for generating instructions in a digital computer | |
| EP0378415A3 (en) | Multiple instruction dispatch mechanism | |
| JPS57109084A (en) | Schedule system for instruction in parallel computer having plural operating devices | |
| EP0354585A3 (en) | Instruction pipeline microprocessor | |
| EP0331191A3 (en) | Information processing system capable of carrying out advanced execution | |
| EP0297265A3 (en) | An instruction control mechanism for a computer system | |
| GB2016753A (en) | Data Processing System | |
| JP2538053B2 (ja) | 制御装置 | |
| JPS5790762A (en) | Instruction control system | |
| EP0762271A2 (en) | Early completion of floating-point operations during load/store multiple operations | |
| JPS54107239A (en) | Program execution order control system | |
| JPS57106982A (en) | Data processor | |
| JPS556602A (en) | Multiprocessor system | |
| JPS6435630A (en) | Information processor |