JPS54153563A - Logical array circuit - Google Patents
Logical array circuitInfo
- Publication number
- JPS54153563A JPS54153563A JP6267178A JP6267178A JPS54153563A JP S54153563 A JPS54153563 A JP S54153563A JP 6267178 A JP6267178 A JP 6267178A JP 6267178 A JP6267178 A JP 6267178A JP S54153563 A JPS54153563 A JP S54153563A
- Authority
- JP
- Japan
- Prior art keywords
- lines
- output
- input
- array
- internal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 239000011159 matrix material Substances 0.000 abstract 1
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/15—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors
- H03K5/15013—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs
- H03K5/1506—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs with parallel driven output stages; with synchronously driven series connected output stages
- H03K5/15066—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs with parallel driven output stages; with synchronously driven series connected output stages using bistable devices
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C17/00—Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards
- G11C17/08—Read-only memories programmable only once; Semi-permanent stores, e.g. manually-replaceable information cards using semiconductor devices, e.g. bipolar elements
-
- G—PHYSICS
- G11—INFORMATION STORAGE
- G11C—STATIC STORES
- G11C8/00—Arrangements for selecting an address in a digital store
- G11C8/04—Arrangements for selecting an address in a digital store using a sequential addressing device, e.g. shift register, counter
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/78—Generating a single train of pulses having a predetermined pattern, e.g. a predetermined number
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/15—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors
- H03K5/15013—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs
- H03K5/1502—Arrangements in which pulses are delivered at different times at several outputs, i.e. pulse distributors with more than two outputs programmable
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Engineering & Computer Science (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Logic Circuits (AREA)
Priority Applications (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP6267178A JPS54153563A (en) | 1978-05-24 | 1978-05-24 | Logical array circuit |
DE2921363A DE2921363C2 (de) | 1978-05-24 | 1979-05-25 | Signalgenerator |
US06/331,744 US4431926A (en) | 1978-05-24 | 1981-12-17 | Counter controlled signal generator |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP6267178A JPS54153563A (en) | 1978-05-24 | 1978-05-24 | Logical array circuit |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS54153563A true JPS54153563A (en) | 1979-12-03 |
JPS6323685B2 JPS6323685B2 (ja) | 1988-05-17 |
Family
ID=13206980
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP6267178A Granted JPS54153563A (en) | 1978-05-24 | 1978-05-24 | Logical array circuit |
Country Status (3)
Country | Link |
---|---|
US (1) | US4431926A (ja) |
JP (1) | JPS54153563A (ja) |
DE (1) | DE2921363C2 (ja) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS63164529A (ja) * | 1986-09-30 | 1988-07-07 | テキサス インスツルメンツ インコーポレイテッド | プログラマブルシーケンス発生器 |
Families Citing this family (6)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS58215123A (ja) * | 1982-06-07 | 1983-12-14 | Advantest Corp | 多相タイミング発生装置 |
JPS60254097A (ja) * | 1984-05-30 | 1985-12-14 | カシオ計算機株式会社 | 歪波形発生装置 |
DE3543471C1 (de) * | 1985-12-09 | 1992-01-09 | Nixdorf Computer Ag | In integrierter Technik hergestellter Baustein zur Erstellung integrierter Schaltungen |
FR2631502A1 (fr) * | 1988-05-10 | 1989-11-17 | Thomson Video Equip | Circuit generateur et sequenceur de signaux logiques pour dispositif a transfert de charges |
DE4225388C2 (de) * | 1992-07-31 | 1996-08-14 | Siemens Ag | Schaltungsanordnung zur Synchronisierung von dezentralen Zählern |
US8006114B2 (en) * | 2007-03-09 | 2011-08-23 | Analog Devices, Inc. | Software programmable timing architecture |
Family Cites Families (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
DE1084763B (de) * | 1957-01-16 | 1960-07-07 | Emi Ltd | Anordnung zur Ableitung von Impulsgruppen aus einer Hauptimpulsfolge |
US2964657A (en) * | 1958-06-13 | 1960-12-13 | North American Aviation Inc | Electronic commutator |
DE1220475B (de) * | 1964-06-12 | 1966-07-07 | Ericsson Telefon Ab L M | Schaltungsanordnung zur Erzeugung einer Impulsfolge, in der die Impulsflanken eine exakt definierte Zeitstellung haben |
US3530434A (en) * | 1967-06-14 | 1970-09-22 | Sylvania Electric Prod | Coded frequency vehicle identification system |
US3566153A (en) * | 1969-04-30 | 1971-02-23 | Texas Instruments Inc | Programmable sequential logic |
US3631407A (en) * | 1969-06-25 | 1971-12-28 | Corning Glass Works | Character memory of reduced size |
BE757298A (fr) * | 1969-12-10 | 1971-03-16 | Sits Soc It Telecom Siemens | Generateur numerique pouvant produire une serie de frequences discrete |
US3671875A (en) * | 1971-05-20 | 1972-06-20 | Bell Telephone Labor Inc | Digitally operated signal regenerator and timing circuit |
US3893088A (en) * | 1971-07-19 | 1975-07-01 | Texas Instruments Inc | Random access memory shift register system |
JPS5538859B2 (ja) * | 1972-01-21 | 1980-10-07 | ||
US4032894A (en) * | 1976-06-01 | 1977-06-28 | International Business Machines Corporation | Logic array with enhanced flexibility |
US4221001A (en) * | 1977-04-01 | 1980-09-02 | Teletype Corporation | Shift register suitable for controlling the energization of a multiwinding motor |
JPS54110745A (en) * | 1978-02-20 | 1979-08-30 | Hitachi Ltd | Timing signal generating circuit |
-
1978
- 1978-05-24 JP JP6267178A patent/JPS54153563A/ja active Granted
-
1979
- 1979-05-25 DE DE2921363A patent/DE2921363C2/de not_active Expired
-
1981
- 1981-12-17 US US06/331,744 patent/US4431926A/en not_active Expired - Lifetime
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JPS63164529A (ja) * | 1986-09-30 | 1988-07-07 | テキサス インスツルメンツ インコーポレイテッド | プログラマブルシーケンス発生器 |
Also Published As
Publication number | Publication date |
---|---|
DE2921363A1 (de) | 1980-01-24 |
US4431926A (en) | 1984-02-14 |
DE2921363C2 (de) | 1987-03-19 |
JPS6323685B2 (ja) | 1988-05-17 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
JPS52101062A (en) | Percentage indicator | |
DE3687407D1 (de) | Logische schaltung mit zusammengeschalteten mehrtorflip-flops. | |
JPS54153563A (en) | Logical array circuit | |
IT7926217A0 (it) | Dispositivo per comandare elettronicamente l'immissione di impulsi di un generatore di impulsi, girevole a mano, in una memoria elettronica. | |
JPS5338373A (en) | Ic for watch | |
JPS52137229A (en) | Programmable logic array | |
EP0365224A3 (en) | Two phase non-overlapping clock counter circuit to be used in i.c. | |
JPS5266367A (en) | Semiconductor logic circuit | |
JPS54154964A (en) | Programable counter | |
JPS5563459A (en) | Information processor | |
JPS5344856A (en) | Power control circuit formed by transistors | |
JPS55163691A (en) | Shift register | |
JPS53114650A (en) | Adjustment of signal pulse width and delay circuit | |
Grodzki et al. | The nets of conjugated shift registers. | |
JPS5360622A (en) | Tone voltage memory circuit | |
JPS56129930A (en) | Interface for integrated circuit | |
JPS52115984A (en) | Sequence controller | |
JPS6481523A (en) | Dynamic system programmable logic array | |
JPS5657109A (en) | Sequence control device | |
JPS52125244A (en) | Memory circuit | |
JPS5414638A (en) | Magnetic bubble memory element | |
JPS5422182A (en) | Integrated circuit | |
JPS54125078A (en) | Timer | |
MARTINE et al. | Numerical and data analysis techniques Applied to scientific research, 2[Final Report, 1 Jan. 1973- 31 Dec. 1975] | |
JPS57203320A (en) | Sequence deciding circuit |