JPH05347359A - 集積回路上の多レベルメタライゼーション構造およびその形成方法 - Google Patents
集積回路上の多レベルメタライゼーション構造およびその形成方法Info
- Publication number
- JPH05347359A JPH05347359A JP5029572A JP2957293A JPH05347359A JP H05347359 A JPH05347359 A JP H05347359A JP 5029572 A JP5029572 A JP 5029572A JP 2957293 A JP2957293 A JP 2957293A JP H05347359 A JPH05347359 A JP H05347359A
- Authority
- JP
- Japan
- Prior art keywords
- metal
- layer
- nitride
- dielectric material
- sectional
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Pending
Links
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/7682—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing the dielectric comprising air gaps
-
- H—ELECTRICITY
- H10—SEMICONDUCTOR DEVICES; ELECTRIC SOLID-STATE DEVICES NOT OTHERWISE PROVIDED FOR
- H10D—INORGANIC ELECTRIC SEMICONDUCTOR DEVICES
- H10D84/00—Integrated devices formed in or on semiconductor substrates that comprise only semiconducting layers, e.g. on Si wafers or on GaAs-on-Si wafers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/70—Manufacture or treatment of devices consisting of a plurality of solid state components formed in or on a common substrate or of parts thereof; Manufacture of integrated circuit devices or of parts thereof
- H01L21/71—Manufacture of specific parts of devices defined in group H01L21/70
- H01L21/768—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics
- H01L21/76801—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing
- H01L21/76829—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers
- H01L21/76831—Applying interconnections to be used for carrying current between separate components within a device comprising conductors and dielectrics characterised by the formation and the after-treatment of the dielectrics, e.g. smoothing characterised by the formation of thin functional dielectric layers, e.g. dielectric etch-stop, barrier, capping or liner layers in via holes or trenches, e.g. non-conductive sidewall liners
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5222—Capacitive arrangements or effects of, or between wiring layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/5226—Via connections in a multilevel interconnection structure
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/528—Layout of the interconnection structure
- H01L23/5283—Cross-sectional geometry
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/52—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames
- H01L23/522—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body
- H01L23/532—Arrangements for conducting electric current within the device in operation from one component to another, i.e. interconnections, e.g. wires, lead frames including external interconnections consisting of a multilayer structure of conductive and insulating layers inseparably formed on the semiconductor body characterised by the materials
- H01L23/5329—Insulating materials
- H01L23/53295—Stacked insulating layers
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
Landscapes
- Engineering & Computer Science (AREA)
- Physics & Mathematics (AREA)
- Condensed Matter Physics & Semiconductors (AREA)
- General Physics & Mathematics (AREA)
- Computer Hardware Design (AREA)
- Microelectronics & Electronic Packaging (AREA)
- Power Engineering (AREA)
- Manufacturing & Machinery (AREA)
- Geometry (AREA)
- Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
- Electrodes Of Semiconductors (AREA)
Applications Claiming Priority (2)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| US81645691A | 1991-12-31 | 1991-12-31 | |
| US816456 | 1991-12-31 |
Publications (1)
| Publication Number | Publication Date |
|---|---|
| JPH05347359A true JPH05347359A (ja) | 1993-12-27 |
Family
ID=25220676
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP5029572A Pending JPH05347359A (ja) | 1991-12-31 | 1993-01-04 | 集積回路上の多レベルメタライゼーション構造およびその形成方法 |
Country Status (4)
| Country | Link |
|---|---|
| EP (1) | EP0550910A1 (enExample) |
| JP (1) | JPH05347359A (enExample) |
| KR (1) | KR100297901B1 (enExample) |
| TW (1) | TW218422B (enExample) |
Families Citing this family (5)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH0722583A (ja) * | 1992-12-15 | 1995-01-24 | Internatl Business Mach Corp <Ibm> | 多層回路装置 |
| EP0706215A3 (en) * | 1994-09-15 | 1996-11-20 | Texas Instruments Inc | Improvements in semiconductor devices and their manufacture |
| US6255712B1 (en) * | 1999-08-14 | 2001-07-03 | International Business Machines Corporation | Semi-sacrificial diamond for air dielectric formation |
| DE10034020A1 (de) * | 2000-07-07 | 2002-02-07 | Infineon Technologies Ag | Metallisierungsanordnung für Halbleiterstruktur und entsprechendes Herstellungsverfahren |
| WO2007093931A1 (en) * | 2006-02-13 | 2007-08-23 | Nxp B.V. | Interconnect structure and method of manufacture |
Family Cites Families (4)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US4525733A (en) * | 1982-03-03 | 1985-06-25 | Eastman Kodak Company | Patterning method for reducing hillock density in thin metal films and a structure produced thereby |
| JPS63249394A (ja) * | 1987-04-06 | 1988-10-17 | 日本電気株式会社 | 多層回路基板 |
| JPH02220464A (ja) * | 1989-02-22 | 1990-09-03 | Toshiba Corp | 半導体装置及びその製造方法 |
| JP3074713B2 (ja) * | 1990-09-18 | 2000-08-07 | 日本電気株式会社 | 半導体装置の製造方法 |
-
1992
- 1992-12-29 EP EP92122100A patent/EP0550910A1/en not_active Withdrawn
- 1992-12-30 KR KR1019920026431A patent/KR100297901B1/ko not_active Expired - Lifetime
-
1993
- 1993-01-04 JP JP5029572A patent/JPH05347359A/ja active Pending
- 1993-04-22 TW TW082103071A patent/TW218422B/zh active
Also Published As
| Publication number | Publication date |
|---|---|
| TW218422B (enExample) | 1994-01-01 |
| KR100297901B1 (ko) | 2001-10-22 |
| KR930014953A (ko) | 1993-07-23 |
| EP0550910A1 (en) | 1993-07-14 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| US5372969A (en) | Low-RC multi-level interconnect technology for high-performance integrated circuits | |
| US6016000A (en) | Ultra high-speed chip semiconductor integrated circuit interconnect structure and fabrication method using free-space dielectrics | |
| US6143646A (en) | Dual in-laid integrated circuit structure with selectively positioned low-K dielectric isolation and method of formation | |
| US6124198A (en) | Ultra high-speed chip interconnect using free-space dielectrics | |
| US5614765A (en) | Self aligned via dual damascene | |
| US5900668A (en) | Low capacitance interconnection | |
| KR100522130B1 (ko) | 웨이퍼 패시베이션 구조 및 제조방법 | |
| US6566737B2 (en) | Passivation structure for an integrated circuit | |
| US6762120B2 (en) | Semiconductor device and method for fabricating the same | |
| US5543360A (en) | Method of making a semiconductor device with sidewall etch stopper and wide through-hole having multilayered wiring structure | |
| US6121146A (en) | Method for forming contact plugs of a semiconductor device | |
| US6870263B1 (en) | Device interconnection | |
| US4920403A (en) | Selective tungsten interconnection for yield enhancement | |
| WO2000035000A1 (en) | Ultra high-speed semiconductor integrated circuit interconnect structure and fabrication method using free-space dielectric | |
| US20110086470A1 (en) | Additional metal routing in semiconductor devices | |
| US6071812A (en) | Method of forming a modified metal contact opening to decrease its aspect ratio for deep sub-micron processes | |
| JPH05347359A (ja) | 集積回路上の多レベルメタライゼーション構造およびその形成方法 | |
| KR100257481B1 (ko) | 플러그 금속막을 구비한 반도체 소자의 금속배선 형성방법 | |
| US6399471B1 (en) | Assorted aluminum wiring design to enhance chip-level performance for deep sub-micron application | |
| JPH05251566A (ja) | 多層配線構造 | |
| JP3210462B2 (ja) | 半導体装置の製造方法 | |
| JPH07235619A (ja) | 高特性集積回路のための低rc多重レベル相互接続技術 | |
| KR100398584B1 (ko) | 반도체 소자의 제조 방법 | |
| HK1022380A (en) | Damascene structure comprising surrounding liner |