JPH0530067B2 - - Google Patents

Info

Publication number
JPH0530067B2
JPH0530067B2 JP59052049A JP5204984A JPH0530067B2 JP H0530067 B2 JPH0530067 B2 JP H0530067B2 JP 59052049 A JP59052049 A JP 59052049A JP 5204984 A JP5204984 A JP 5204984A JP H0530067 B2 JPH0530067 B2 JP H0530067B2
Authority
JP
Japan
Prior art keywords
conductive film
film
conductive
etching
electrical contact
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
JP59052049A
Other languages
English (en)
Japanese (ja)
Other versions
JPS59181032A (ja
Inventor
Jushu Pieeru
Razaari Jannpieeru
Paran Pieeru
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Commissariat a lEnergie Atomique et aux Energies Alternatives CEA
Original Assignee
Commissariat a lEnergie Atomique CEA
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Commissariat a lEnergie Atomique CEA filed Critical Commissariat a lEnergie Atomique CEA
Publication of JPS59181032A publication Critical patent/JPS59181032A/ja
Publication of JPH0530067B2 publication Critical patent/JPH0530067B2/ja
Granted legal-status Critical Current

Links

Classifications

    • H10W20/063
    • H10W20/031

Landscapes

  • Internal Circuitry In Semiconductor Integrated Circuit Devices (AREA)
  • Drying Of Semiconductors (AREA)
  • Electrodes Of Semiconductors (AREA)
JP59052049A 1983-03-18 1984-03-16 集積回路の電気接触口上に相互接続線を配置する方法 Granted JPS59181032A (ja)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
FR8304472 1983-03-18
FR8304472A FR2542920B1 (fr) 1983-03-18 1983-03-18 Procede de positionnement d'une ligne d'interconnexion sur un trou de contact electrique d'un circuit integre

Publications (2)

Publication Number Publication Date
JPS59181032A JPS59181032A (ja) 1984-10-15
JPH0530067B2 true JPH0530067B2 (cg-RX-API-DMAC10.html) 1993-05-07

Family

ID=9287004

Family Applications (1)

Application Number Title Priority Date Filing Date
JP59052049A Granted JPS59181032A (ja) 1983-03-18 1984-03-16 集積回路の電気接触口上に相互接続線を配置する方法

Country Status (5)

Country Link
US (1) US4544445A (cg-RX-API-DMAC10.html)
EP (1) EP0119917B1 (cg-RX-API-DMAC10.html)
JP (1) JPS59181032A (cg-RX-API-DMAC10.html)
DE (1) DE3464299D1 (cg-RX-API-DMAC10.html)
FR (1) FR2542920B1 (cg-RX-API-DMAC10.html)

Families Citing this family (12)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2563048B1 (fr) * 1984-04-13 1986-05-30 Efcis Procede de realisation de contacts d'aluminium a travers une couche isolante epaisse dans un circuit integre
US4666737A (en) * 1986-02-11 1987-05-19 Harris Corporation Via metallization using metal fillets
JPH0634401B2 (ja) * 1987-12-29 1994-05-02 株式会社精工舎 遮光性薄膜のエッチング方法
US4855252A (en) * 1988-08-22 1989-08-08 International Business Machines Corporation Process for making self-aligned contacts
IT1252056B (it) 1991-11-22 1995-05-29 St Microelectronics Srl Procedimento per la realizzazione di contatti metallici ad alta stabilita' in un circuito integrato ad uno o piu' livelli di metallizzazione
US5661085A (en) * 1996-06-17 1997-08-26 Chartered Semiconductor Manufacturing Pte, Ltd. Method for forming a low contact leakage and low contact resistance integrated circuit device electrode
US6334249B2 (en) 1997-04-22 2002-01-01 Texas Instruments Incorporated Cavity-filling method for reducing surface topography and roughness
US5994211A (en) 1997-11-21 1999-11-30 Lsi Logic Corporation Method and composition for reducing gate oxide damage during RF sputter clean
FR2774811B1 (fr) 1998-02-10 2003-05-09 Sgs Thomson Microelectronics Procede de formation de lignes conductrices sur des circuits integres
US6124197A (en) * 1999-10-01 2000-09-26 Advanced Micro Devices, Inc. Adjusting the size of conductive lines based upon contact size
US6902867B2 (en) * 2002-10-02 2005-06-07 Lexmark International, Inc. Ink jet printheads and methods therefor
US9230807B2 (en) 2012-12-18 2016-01-05 General Electric Company Systems and methods for ohmic contacts in silicon carbide devices

Family Cites Families (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE1806980A1 (de) * 1967-11-15 1969-06-19 Fairchild Camera Instr Co Halbleiter-Bauelement
JPS588579B2 (ja) * 1975-08-20 1983-02-16 松下電器産業株式会社 ハンドウタイソウチノセイゾウホウホウ
DE2723933A1 (de) * 1975-12-04 1978-06-01 Siemens Ag Verfahren zur erzeugung definierter boeschungswinkel bei einer aetzkante
US4062720A (en) * 1976-08-23 1977-12-13 International Business Machines Corporation Process for forming a ledge-free aluminum-copper-silicon conductor structure
JPS5334484A (en) * 1976-09-10 1978-03-31 Toshiba Corp Forming method for multi layer wiring
JPS55113344A (en) * 1979-02-23 1980-09-01 Hitachi Ltd Electrode wiring and its manufacture
US4307179A (en) * 1980-07-03 1981-12-22 International Business Machines Corporation Planar metal interconnection system and process
JPS57166048A (en) * 1981-04-06 1982-10-13 Nippon Telegr & Teleph Corp <Ntt> Semiconductor integrated circuit

Also Published As

Publication number Publication date
DE3464299D1 (en) 1987-07-23
FR2542920A1 (fr) 1984-09-21
JPS59181032A (ja) 1984-10-15
FR2542920B1 (fr) 1986-06-06
EP0119917B1 (fr) 1987-06-16
EP0119917A1 (fr) 1984-09-26
US4544445A (en) 1985-10-01

Similar Documents

Publication Publication Date Title
US5691238A (en) Subtractive dual damascene
JPS6110256A (ja) 集積回路の接点孔への相互接続線の自動位置決め方法
JP2583408B2 (ja) 集積回路上にパターン化された導電体の層を形成する方法
JPS60241235A (ja) 半導体デバイスの製造方法
JPS63258021A (ja) 接続孔の形成方法
JPH0530067B2 (cg-RX-API-DMAC10.html)
US6350682B1 (en) Method of fabricating dual damascene structure using a hard mask
US5057186A (en) Method of taper-etching with photoresist adhesion layer
US6064119A (en) Wiring structure and formation method thereof for semiconductor device
CN115642144A (zh) 半导体结构、半导体结构的形成方法及存储器
US5077236A (en) Method of making a pattern of tungsten interconnection
JPS60124951A (ja) 半導体装置の製造方法
JPH0697288A (ja) 半導体装置の製造方法
KR100226755B1 (ko) 반도체 소자의 금속배선 구조 및 제조방법
US6563221B1 (en) Connection structures for integrated circuits and processes for their formation
KR100226258B1 (ko) 다층 금속 배선 형성 방법
KR100458476B1 (ko) 반도체소자의금속배선형성방법
JPS58197851A (ja) 半導体装置の製造方法
KR0148326B1 (ko) 반도체 소자의 제조방법
JPH0415925A (ja) 半導体装置の製造方法
KR100368979B1 (ko) 반도체소자의다층금속배선형성방법
KR100347245B1 (ko) 텅스텐플러그제조방법
JP2000269328A (ja) 半導体装置及びその製造方法
KR970003718B1 (ko) 금속배선 형성방법
KR100232224B1 (ko) 반도체소자의 배선 형성방법