JPH0418334B2 - - Google Patents
Info
- Publication number
- JPH0418334B2 JPH0418334B2 JP57077066A JP7706682A JPH0418334B2 JP H0418334 B2 JPH0418334 B2 JP H0418334B2 JP 57077066 A JP57077066 A JP 57077066A JP 7706682 A JP7706682 A JP 7706682A JP H0418334 B2 JPH0418334 B2 JP H0418334B2
- Authority
- JP
- Japan
- Prior art keywords
- input
- circuit
- signal
- output
- addition
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired - Lifetime
Links
Classifications
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/38—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
- G06F7/48—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
- G06F7/50—Adding; Subtracting
- G06F7/504—Adding; Subtracting in bit-serial fashion, i.e. having a single digit-handling circuit treating all denominations after each other
-
- G—PHYSICS
- G06—COMPUTING OR CALCULATING; COUNTING
- G06F—ELECTRIC DIGITAL DATA PROCESSING
- G06F7/00—Methods or arrangements for processing data by operating upon the order or content of the data handled
- G06F7/38—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation
- G06F7/48—Methods or arrangements for performing computations using exclusively denominational number representation, e.g. using binary, ternary, decimal representation using non-contact-making devices, e.g. tube, solid state device; using unspecified devices
- G06F7/499—Denomination or exception handling, e.g. rounding or overflow
- G06F7/49942—Significance control
- G06F7/49947—Rounding
Landscapes
- Physics & Mathematics (AREA)
- General Physics & Mathematics (AREA)
- Engineering & Computer Science (AREA)
- Computational Mathematics (AREA)
- Mathematical Analysis (AREA)
- Pure & Applied Mathematics (AREA)
- Theoretical Computer Science (AREA)
- Computing Systems (AREA)
- Mathematical Optimization (AREA)
- General Engineering & Computer Science (AREA)
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP57077066A JPS58195250A (ja) | 1982-05-08 | 1982-05-08 | デイジタル加算回路 |
Applications Claiming Priority (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP57077066A JPS58195250A (ja) | 1982-05-08 | 1982-05-08 | デイジタル加算回路 |
Publications (2)
Publication Number | Publication Date |
---|---|
JPS58195250A JPS58195250A (ja) | 1983-11-14 |
JPH0418334B2 true JPH0418334B2 (enrdf_load_stackoverflow) | 1992-03-27 |
Family
ID=13623416
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
JP57077066A Granted JPS58195250A (ja) | 1982-05-08 | 1982-05-08 | デイジタル加算回路 |
Country Status (1)
Country | Link |
---|---|
JP (1) | JPS58195250A (enrdf_load_stackoverflow) |
-
1982
- 1982-05-08 JP JP57077066A patent/JPS58195250A/ja active Granted
Also Published As
Publication number | Publication date |
---|---|
JPS58195250A (ja) | 1983-11-14 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US6687722B1 (en) | High-speed/low power finite impulse response filter | |
US4682303A (en) | Parallel binary adder | |
US5402012A (en) | Sequentially clocked domino-logic cells | |
EP0077912B1 (en) | Fet adder circuit | |
US5491653A (en) | Differential carry-save adder and multiplier | |
JP3033212B2 (ja) | 乗算器 | |
CA1229172A (en) | Logic adder circuit | |
JPS595349A (ja) | 加算器 | |
US5357457A (en) | Adder with carry look ahead circuit | |
JP3412878B2 (ja) | 不等桁上げ方式(varied carry scheme)を用いた高速加算器とそれに関連する方法 | |
US5875125A (en) | X+2X adder with multi-bit generate/propagate circuit | |
US6484193B1 (en) | Fully pipelined parallel multiplier with a fast clock cycle | |
JPH0418334B2 (enrdf_load_stackoverflow) | ||
JPH0424729B2 (enrdf_load_stackoverflow) | ||
US5777907A (en) | Processor for selectively performing multiplication/division | |
US7085796B1 (en) | Dynamic adder with reduced logic | |
US4471455A (en) | Carry-forming unit | |
US5944777A (en) | Method and apparatus for generating carries in an adder circuit | |
CN112988111B (zh) | 一种单比特乘法器 | |
JPS62184534A (ja) | 演算回路 | |
US6301597B1 (en) | Method and apparatus for saturation in an N-NARY adder/subtractor | |
JPH0368412B2 (enrdf_load_stackoverflow) | ||
JPH0544047B2 (enrdf_load_stackoverflow) | ||
JP3486638B2 (ja) | 定数乗算器 | |
JPH05265712A (ja) | 加算回路及びそれを使用したnビット加算器 |