JPH0226786B2 - - Google Patents

Info

Publication number
JPH0226786B2
JPH0226786B2 JP57068207A JP6820782A JPH0226786B2 JP H0226786 B2 JPH0226786 B2 JP H0226786B2 JP 57068207 A JP57068207 A JP 57068207A JP 6820782 A JP6820782 A JP 6820782A JP H0226786 B2 JPH0226786 B2 JP H0226786B2
Authority
JP
Japan
Prior art keywords
brazing
plated
lead
ceramic substrate
brazed
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
JP57068207A
Other languages
English (en)
Japanese (ja)
Other versions
JPS58184747A (ja
Inventor
Hitoshi Tsuji
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Tanaka Kikinzoku Kogyo KK
Original Assignee
Tanaka Kikinzoku Kogyo KK
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Tanaka Kikinzoku Kogyo KK filed Critical Tanaka Kikinzoku Kogyo KK
Priority to JP57068207A priority Critical patent/JPS58184747A/ja
Publication of JPS58184747A publication Critical patent/JPS58184747A/ja
Publication of JPH0226786B2 publication Critical patent/JPH0226786B2/ja
Granted legal-status Critical Current

Links

Classifications

    • H10W70/093

Landscapes

  • Lead Frames For Integrated Circuits (AREA)
JP57068207A 1982-04-23 1982-04-23 半導体用リ−ドピンのろう付方法 Granted JPS58184747A (ja)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP57068207A JPS58184747A (ja) 1982-04-23 1982-04-23 半導体用リ−ドピンのろう付方法

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP57068207A JPS58184747A (ja) 1982-04-23 1982-04-23 半導体用リ−ドピンのろう付方法

Publications (2)

Publication Number Publication Date
JPS58184747A JPS58184747A (ja) 1983-10-28
JPH0226786B2 true JPH0226786B2 (cg-RX-API-DMAC10.html) 1990-06-12

Family

ID=13367113

Family Applications (1)

Application Number Title Priority Date Filing Date
JP57068207A Granted JPS58184747A (ja) 1982-04-23 1982-04-23 半導体用リ−ドピンのろう付方法

Country Status (1)

Country Link
JP (1) JPS58184747A (cg-RX-API-DMAC10.html)

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2608287B2 (ja) * 1987-06-12 1997-05-07 イビデン 株式会社 黒鉛製治具

Also Published As

Publication number Publication date
JPS58184747A (ja) 1983-10-28

Similar Documents

Publication Publication Date Title
US3986255A (en) Process for electrically interconnecting chips with substrates employing gold alloy bumps and magnetic materials therein
US4518112A (en) Process for controlled braze joining of electronic packaging elements
US4675243A (en) Ceramic package for semiconductor devices
WO1997018584A1 (en) Method for forming bump of semiconductor device
US4672739A (en) Method for use in brazing an interconnect pin to a metallization pattern situated on a brittle dielectric substrate
US4755631A (en) Apparatus for providing an electrical connection to a metallic pad situated on a brittle dielectric substrate
JPS58119663A (ja) 接続ピンの結合方法
JP2001274539A (ja) 電子デバイス搭載プリント配線板の電極接合方法
JPH05198697A (ja) シリコン基板金属ビア形成方法およびマルチチップモジュール製造方法
JPS583962A (ja) 応力のないニツケル層を与える方法
JPH0226786B2 (cg-RX-API-DMAC10.html)
JPS61196546A (ja) フイルムキヤリヤ集積回路とその製造方法
JP3470789B2 (ja) 配線基板及びその製造方法
JP3049948B2 (ja) パッケージの製造方法
KR900003472B1 (ko) 전자부품의 도금방법
JPH05259593A (ja) AlN回路基板
CN110744163B (zh) 一种抗热迁移微焊点结构及其制备方法
JPH0146228B2 (cg-RX-API-DMAC10.html)
JPH0214787B2 (cg-RX-API-DMAC10.html)
JPH06125162A (ja) セラミックス配線基板の製造方法
JPH0226787B2 (cg-RX-API-DMAC10.html)
JPH07120845B2 (ja) セラミック配線基板及びその製造方法
JPS6286895A (ja) 電子部品のはんだ付け方法
Hall et al. Recent advances in solder bond technology for microelectronic packaging
JPH01214150A (ja) セラミックパッケージの製造方法