JPH02137131U - - Google Patents

Info

Publication number
JPH02137131U
JPH02137131U JP4651289U JP4651289U JPH02137131U JP H02137131 U JPH02137131 U JP H02137131U JP 4651289 U JP4651289 U JP 4651289U JP 4651289 U JP4651289 U JP 4651289U JP H02137131 U JPH02137131 U JP H02137131U
Authority
JP
Japan
Prior art keywords
mos transistor
potential
connection point
bias voltage
transistor
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP4651289U
Other languages
Japanese (ja)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP4651289U priority Critical patent/JPH02137131U/ja
Publication of JPH02137131U publication Critical patent/JPH02137131U/ja
Pending legal-status Critical Current

Links

Landscapes

  • Analogue/Digital Conversion (AREA)

Description

【図面の簡単な説明】[Brief explanation of drawings]

第1図は本考案の実施例を示す回路図、第2図
及び第3図は従来例を示す回路図である。 6……電流出力端子、7……第1のMOSトラ
ンジスタ、8……第2のMOSトランジスタ、9
……第3のMOSトランジスタ、10……第4の
MOSトランジスタ、11……インバータ。
FIG. 1 is a circuit diagram showing an embodiment of the present invention, and FIGS. 2 and 3 are circuit diagrams showing a conventional example. 6... Current output terminal, 7... First MOS transistor, 8... Second MOS transistor, 9
...Third MOS transistor, 10... Fourth MOS transistor, 11... Inverter.

Claims (1)

【実用新案登録請求の範囲】 第1の電位と出力端子間に直列接続され、第1
のバイアス電圧が印加された第1のMOSトラン
ジスタ、及び、第2のバイアス電圧が印加された
第2のMOSトランジスタと、 前記第1のMOSトランジスタと第2のMOS
トランジスタの接続点と第2の電位の間に設けら
れた第3のMOSトランジスタと、 前記第1の電位と前記接続点の間に接続された
第4のMOSトランジスタと、 入力が前記接続点に接続され、出力が前記第4
のMOSトランジスタのゲートに接続されたイン
バータと、 を備えてなる定電流セル回路。
[Claims for utility model registration] The first electric potential is connected in series between the first potential and the output terminal, and the first
a first MOS transistor to which a bias voltage of is applied; a second MOS transistor to which a second bias voltage is applied; the first MOS transistor and the second MOS transistor;
a third MOS transistor provided between a connection point of the transistor and a second potential; a fourth MOS transistor connected between the first potential and the connection point; and an input connected to the connection point. connected and the output is the fourth
A constant current cell circuit comprising: an inverter connected to the gate of a MOS transistor;
JP4651289U 1989-04-20 1989-04-20 Pending JPH02137131U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP4651289U JPH02137131U (en) 1989-04-20 1989-04-20

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP4651289U JPH02137131U (en) 1989-04-20 1989-04-20

Publications (1)

Publication Number Publication Date
JPH02137131U true JPH02137131U (en) 1990-11-15

Family

ID=31561656

Family Applications (1)

Application Number Title Priority Date Filing Date
JP4651289U Pending JPH02137131U (en) 1989-04-20 1989-04-20

Country Status (1)

Country Link
JP (1) JPH02137131U (en)

Similar Documents

Publication Publication Date Title
JPH02137131U (en)
JPS61184332U (en)
JPH0165530U (en)
JPH021924U (en)
JPS62134257U (en)
JPS6157631U (en)
JPH0457772U (en)
JPH02103915U (en)
JPS6178437U (en)
JPS6164744U (en)
JPS6415415U (en)
JPH01108623U (en)
JPS61335U (en) MOS inverter circuit
JPS61176828U (en)
JPS61197727U (en)
JPS6270629U (en)
JPS6399421U (en)
JPH0253638U (en)
JPS6399420U (en)
JPS6253596U (en)
JPH029914U (en)
JPS6291454U (en)
JPS60164224U (en) Reference voltage circuit with startup circuit
JPH01126630U (en)
JPH0247831U (en)