JPH02125342U - - Google Patents

Info

Publication number
JPH02125342U
JPH02125342U JP3415789U JP3415789U JPH02125342U JP H02125342 U JPH02125342 U JP H02125342U JP 3415789 U JP3415789 U JP 3415789U JP 3415789 U JP3415789 U JP 3415789U JP H02125342 U JPH02125342 U JP H02125342U
Authority
JP
Japan
Prior art keywords
input
input signal
signal pad
integrated circuit
semiconductor integrated
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Pending
Application number
JP3415789U
Other languages
Japanese (ja)
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed filed Critical
Priority to JP3415789U priority Critical patent/JPH02125342U/ja
Publication of JPH02125342U publication Critical patent/JPH02125342U/ja
Pending legal-status Critical Current

Links

Description

【図面の簡単な説明】[Brief explanation of drawings]

第1図aは本考案の第一実施例の入力回路ブロ
ツクを示す平面図。第1図bはそのX−X′断面
図。第2図はその回路図。第3図は本考案の第一
実施例を示す平面図。第4図a,b,cおよびd
は本考案の第一実施例と従来例の入力回路ブロツ
クの入出力信号を示すパルス波形図。第5図aは
本考案の第二実施例の入力回路の要部を示す平面
図。第5図bはそのY−Y′断面図。第6図は従
来例を示す平面図。第7図はその基本セルの一例
を示す平面図。第8図はその基本セルの回路図。
第9図は従来例の入力回路ブロツクを示す平面図
。第10図はその回路図。 1……半導体基板、2a,2a……入力回路
ブロツク、2b……出力回路ブロツク、3……基
本セル、4……電源パツド、5……接地パツド、
6……入力信号パツド、7,9,15,18……
接続孔、8……抵抗体層、10……入力保護回路
、11,13,14,17,22……引出し線、
12……入力バツフア、16……電源線、19…
…接地線、20……誘電体層、21……下層導体
層、30……入力端子、31……抵抗、32,3
3……ダイオード、34……電源(VDD)、3
5,36……Pchトランジスタ、37,38…
…Nchトランジスタ、39……コンデンサ、4
1……P型拡散層、42……第一Pchゲート
電極層、43……第二Pch電極層、44……P
型島拡散層、45……N型拡散層、46……第
一Nchゲート電極層、47……第二Nchゲー
ト電極層。
FIG. 1a is a plan view showing an input circuit block according to a first embodiment of the present invention. FIG. 1b is a sectional view taken along the line X-X'. Figure 2 is its circuit diagram. FIG. 3 is a plan view showing the first embodiment of the present invention. Figure 4 a, b, c and d
1 is a pulse waveform diagram showing input and output signals of input circuit blocks of the first embodiment of the present invention and a conventional example; FIG. FIG. 5a is a plan view showing the main parts of an input circuit according to a second embodiment of the present invention. FIG. 5b is a sectional view taken along the Y-Y' line. FIG. 6 is a plan view showing a conventional example. FIG. 7 is a plan view showing an example of the basic cell. FIG. 8 is a circuit diagram of the basic cell.
FIG. 9 is a plan view showing a conventional input circuit block. Figure 10 is its circuit diagram. 1... Semiconductor substrate, 2a, 2a 1 ... Input circuit block, 2b... Output circuit block, 3... Basic cell, 4... Power pad, 5... Ground pad,
6...Input signal pad, 7, 9, 15, 18...
Connection hole, 8...Resistor layer, 10...Input protection circuit, 11, 13, 14, 17, 22...Leader line,
12...Input buffer, 16...Power line, 19...
...Grounding wire, 20...Dielectric layer, 21...Lower conductor layer, 30...Input terminal, 31...Resistance, 32,3
3...Diode, 34...Power supply (VDD), 3
5, 36...Pch transistor, 37, 38...
...Nch transistor, 39...Capacitor, 4
1... P + type diffusion layer, 42... First Pch gate electrode layer, 43... Second Pch electrode layer, 44... P
Type island diffusion layer, 45...N + type diffusion layer, 46... First Nch gate electrode layer, 47... Second Nch gate electrode layer.

Claims (1)

【実用新案登録請求の範囲】 半導体基板の外周周辺領域に配設された複数の
入力回路ブロツクおよび出力回路ブロツクと、内
部領域に規則的に配設された複数の基本セルとを
備え、 前記入力回路ブロツクは、入力信号を入力する
入力信号パツドと、この入力信号パツドに一端が
接続孔を介して接続された抵抗体層とを含む スタンダードセル方式の半導体集積回路におい
て、 前記入力回路は、前記入力信号パツドの下層部
位に設けられた誘電体層と、この誘電体層を挟ん
で前記入力信号パツドに対向して設けられた下層
導体層と、この下層導体層と前記抵抗体層の他端
とを接続する引出し線と を含むことを特徴とする半導体集積回路。
[Claims for Utility Model Registration] A semiconductor substrate comprising a plurality of input circuit blocks and an output circuit block disposed around the outer periphery of a semiconductor substrate, and a plurality of basic cells regularly disposed in an inner region, the input In a standard cell type semiconductor integrated circuit, the circuit block includes an input signal pad into which an input signal is input, and a resistor layer whose one end is connected to the input signal pad via a connection hole. A dielectric layer provided below the input signal pad, a lower conductor layer provided opposite the input signal pad with this dielectric layer in between, and the other end of the lower conductor layer and the resistor layer. A semiconductor integrated circuit characterized by comprising: a leader line that connects the semiconductor integrated circuit;
JP3415789U 1989-03-23 1989-03-23 Pending JPH02125342U (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
JP3415789U JPH02125342U (en) 1989-03-23 1989-03-23

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
JP3415789U JPH02125342U (en) 1989-03-23 1989-03-23

Publications (1)

Publication Number Publication Date
JPH02125342U true JPH02125342U (en) 1990-10-16

Family

ID=31538388

Family Applications (1)

Application Number Title Priority Date Filing Date
JP3415789U Pending JPH02125342U (en) 1989-03-23 1989-03-23

Country Status (1)

Country Link
JP (1) JPH02125342U (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH04253366A (en) * 1991-01-29 1992-09-09 Toshiba Corp Gate array device, input circuit, output circuit, and voltage step down circuit

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH04253366A (en) * 1991-01-29 1992-09-09 Toshiba Corp Gate array device, input circuit, output circuit, and voltage step down circuit

Similar Documents

Publication Publication Date Title
JPH02125342U (en)
JPH0272548U (en)
JPH01110380U (en)
JPH01130534U (en)
JPS60136143U (en) integrated circuit
JPS60169834U (en) Structure of collective resistance
JPS6320457U (en)
JPS63187330U (en)
JPS6175625U (en)
JPS5881940U (en) Mounting structure of semiconductor elements
JPS62122359U (en)
JPS63119248U (en)
JPS6122362U (en) hybrid integrated circuit
JPH0225156U (en)
JPH022846U (en)
JPH02102734U (en)
JPS63149540U (en)
JPS6073258U (en) integrated circuit
JPH0179854U (en)
JPS6157541U (en)
JPS6298242U (en)
JPS6393692U (en)
JPS596843U (en) semiconductor equipment
JPH03124636U (en)
JPS59119044U (en) semiconductor equipment