JP7071621B2 - 送信回路及び集積回路 - Google Patents
送信回路及び集積回路 Download PDFInfo
- Publication number
- JP7071621B2 JP7071621B2 JP2018008321A JP2018008321A JP7071621B2 JP 7071621 B2 JP7071621 B2 JP 7071621B2 JP 2018008321 A JP2018008321 A JP 2018008321A JP 2018008321 A JP2018008321 A JP 2018008321A JP 7071621 B2 JP7071621 B2 JP 7071621B2
- Authority
- JP
- Japan
- Prior art keywords
- data
- circuit
- effect transistor
- channel field
- clock signal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active
Links
Images
Classifications
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K3/00—Circuits for generating electric pulses; Monostable, bistable or multistable circuits
- H03K3/01—Details
- H03K3/017—Adjustment of width or dutycycle of pulses
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/13—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals
- H03K5/135—Arrangements having a single output and transforming input signals into pulses delivered at desired time intervals by the use of time reference signals, e.g. clock signals
-
- H—ELECTRICITY
- H03—ELECTRONIC CIRCUITRY
- H03K—PULSE TECHNIQUE
- H03K5/00—Manipulating of pulses not covered by one of the other main groups of this subclass
- H03K5/156—Arrangements in which a continuous pulse train is transformed into a train having a desired pattern
- H03K5/1565—Arrangements in which a continuous pulse train is transformed into a train having a desired pattern the output pulses having a constant duty cycle
Landscapes
- Physics & Mathematics (AREA)
- Nonlinear Science (AREA)
- Logic Circuits (AREA)
- Pulse Circuits (AREA)
- Dc Digital Transmission (AREA)
- Manipulation Of Pulses (AREA)
Priority Applications (4)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2018008321A JP7071621B2 (ja) | 2018-01-22 | 2018-01-22 | 送信回路及び集積回路 |
| US16/215,210 US10666234B2 (en) | 2018-01-22 | 2018-12-10 | Transmission circuit and integrated circuit |
| EP18211875.2A EP3518420B1 (en) | 2018-01-22 | 2018-12-12 | Transmission circuit and integrated circuit |
| CN201910039213.8A CN110071705B (zh) | 2018-01-22 | 2019-01-16 | 发送电路以及集成电路 |
Applications Claiming Priority (1)
| Application Number | Priority Date | Filing Date | Title |
|---|---|---|---|
| JP2018008321A JP7071621B2 (ja) | 2018-01-22 | 2018-01-22 | 送信回路及び集積回路 |
Publications (3)
| Publication Number | Publication Date |
|---|---|
| JP2019129350A JP2019129350A (ja) | 2019-08-01 |
| JP2019129350A5 JP2019129350A5 (enExample) | 2021-01-07 |
| JP7071621B2 true JP7071621B2 (ja) | 2022-05-19 |
Family
ID=64901833
Family Applications (1)
| Application Number | Title | Priority Date | Filing Date |
|---|---|---|---|
| JP2018008321A Active JP7071621B2 (ja) | 2018-01-22 | 2018-01-22 | 送信回路及び集積回路 |
Country Status (4)
| Country | Link |
|---|---|
| US (1) | US10666234B2 (enExample) |
| EP (1) | EP3518420B1 (enExample) |
| JP (1) | JP7071621B2 (enExample) |
| CN (1) | CN110071705B (enExample) |
Families Citing this family (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| US10833656B2 (en) * | 2018-04-30 | 2020-11-10 | Micron Technology, Inc. | Autonomous duty cycle calibration |
| US11309876B2 (en) * | 2019-11-18 | 2022-04-19 | Macom Technology Solutions Holdings, Inc. | Digitally programmable analog duty-cycle correction circuit |
| US11005464B1 (en) * | 2020-03-26 | 2021-05-11 | Taiwan Semiconductor Manufacturing Company, Ltd. | Delay line circuit |
| US11658644B2 (en) * | 2020-12-07 | 2023-05-23 | Macom Technology Solutions Holdings, Inc. | Programmable duty cycle distortion generator |
| US11632115B2 (en) * | 2021-05-14 | 2023-04-18 | Taiwan Semiconductor Manufacturing Company, Ltd. | Clock synthesizer |
| IT202300007998A1 (it) | 2023-04-24 | 2024-10-24 | St Microelectronics Int Nv | Circuito di calibrazione del duty-cycle, trasmettitore, sistema di comunicazione e procedimento corrispondenti |
Citations (6)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2007006060A (ja) | 2005-06-23 | 2007-01-11 | Sony Corp | 集積回路、再生装置及び再生方法 |
| JP2008199096A (ja) | 2007-02-08 | 2008-08-28 | Toshiba Corp | デューティ調整回路 |
| WO2008111241A1 (ja) | 2007-03-12 | 2008-09-18 | Nippon Telegraph And Telephone Corporation | クロック・データ再生回路 |
| US20100219870A1 (en) | 2009-03-02 | 2010-09-02 | Nec Electronics Corporation | Duty ratio correction circuit and duty ratio correction method |
| JP2011254226A (ja) | 2010-06-01 | 2011-12-15 | Renesas Electronics Corp | パルス幅調整回路及びこれを用いたデューティ比補正回路 |
| JP2015530820A (ja) | 2012-08-29 | 2015-10-15 | クゥアルコム・インコーポレイテッドQualcomm Incorporated | クロック信号を調整するシステムおよび方法 |
Family Cites Families (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JPH04188931A (ja) * | 1990-11-21 | 1992-07-07 | Nec Corp | ラインドライバ回路 |
| US6445253B1 (en) * | 2000-12-18 | 2002-09-03 | Api Networks, Inc. | Voltage-controlled oscillator with ac coupling to produce highly accurate duty cycle square wave output |
| US6507220B1 (en) * | 2001-09-28 | 2003-01-14 | Xilinx, Inc. | Correction of duty-cycle distortion in communications and other circuits |
| US20070159224A1 (en) * | 2005-12-21 | 2007-07-12 | Amar Dwarka | Duty-cycle correction circuit for differential clocking |
| US7310010B2 (en) * | 2006-04-13 | 2007-12-18 | Infineon Technologies Ag | Duty cycle corrector |
| US7518425B2 (en) * | 2007-02-05 | 2009-04-14 | Promos Technologies Pte.Ltd | Circuit and technique for adjusting and accurately controlling clock duty cycles in integrated circuit devices |
| US8462906B1 (en) * | 2011-09-15 | 2013-06-11 | Altera Corporation | Apparatus and methods for detection and correction of transmitter duty cycle distortion |
| JP2016039626A (ja) * | 2014-08-05 | 2016-03-22 | 富士通株式会社 | 半導体装置、電源供給制御回路及び電源供給制御方法 |
-
2018
- 2018-01-22 JP JP2018008321A patent/JP7071621B2/ja active Active
- 2018-12-10 US US16/215,210 patent/US10666234B2/en active Active
- 2018-12-12 EP EP18211875.2A patent/EP3518420B1/en active Active
-
2019
- 2019-01-16 CN CN201910039213.8A patent/CN110071705B/zh active Active
Patent Citations (8)
| Publication number | Priority date | Publication date | Assignee | Title |
|---|---|---|---|---|
| JP2007006060A (ja) | 2005-06-23 | 2007-01-11 | Sony Corp | 集積回路、再生装置及び再生方法 |
| JP2008199096A (ja) | 2007-02-08 | 2008-08-28 | Toshiba Corp | デューティ調整回路 |
| WO2008111241A1 (ja) | 2007-03-12 | 2008-09-18 | Nippon Telegraph And Telephone Corporation | クロック・データ再生回路 |
| US20100073058A1 (en) | 2007-03-12 | 2010-03-25 | Yusuke Ohtomo | Clock/data recovery circuit |
| US20100219870A1 (en) | 2009-03-02 | 2010-09-02 | Nec Electronics Corporation | Duty ratio correction circuit and duty ratio correction method |
| JP2010206348A (ja) | 2009-03-02 | 2010-09-16 | Renesas Electronics Corp | デューティ比補正回路及びデューティ比補正方法 |
| JP2011254226A (ja) | 2010-06-01 | 2011-12-15 | Renesas Electronics Corp | パルス幅調整回路及びこれを用いたデューティ比補正回路 |
| JP2015530820A (ja) | 2012-08-29 | 2015-10-15 | クゥアルコム・インコーポレイテッドQualcomm Incorporated | クロック信号を調整するシステムおよび方法 |
Also Published As
| Publication number | Publication date |
|---|---|
| EP3518420B1 (en) | 2025-10-15 |
| US10666234B2 (en) | 2020-05-26 |
| JP2019129350A (ja) | 2019-08-01 |
| EP3518420A1 (en) | 2019-07-31 |
| CN110071705B (zh) | 2023-05-16 |
| US20190229712A1 (en) | 2019-07-25 |
| CN110071705A (zh) | 2019-07-30 |
Similar Documents
| Publication | Publication Date | Title |
|---|---|---|
| JP7071621B2 (ja) | 送信回路及び集積回路 | |
| EP1122921B1 (en) | Circuit and method for providing a digital data signal with pre-distortion | |
| CN109964460B (zh) | 具有自校准的电压模式串行解串器 | |
| US6463109B1 (en) | Multiple channel adaptive data recovery system | |
| US9030244B1 (en) | Clock duty cycle calibration circuitry | |
| EP1168740A2 (en) | Line driver with adaptive impedance | |
| US8878568B1 (en) | High-speed SSR transmit driver | |
| CN108242922B (zh) | 紧凑的占空比校正装置及通信系统 | |
| US10712769B2 (en) | Method and apparatus for clock signal distribution | |
| US10027516B2 (en) | Receiver with offset calibration | |
| WO2017071003A1 (en) | Reference-less frequency detector with high jitter tolerance | |
| CN110301096B (zh) | 非对称光噪声阈值调整补偿的方法、电路及系统 | |
| US11817861B2 (en) | Receiver including offset compensation circuit | |
| US20100167678A1 (en) | Receiver circuit and data transmission system | |
| US11728962B2 (en) | Multi-phase clock signal generation circuitry | |
| US8964880B2 (en) | Reduction in power supply induced jitter on a SerDes transmitter | |
| KR100871695B1 (ko) | 샘플 앤드 홀드 차아지 펌핑 방법을 채용한 듀티 사이클보정 회로 | |
| US6995618B1 (en) | VCO feedback loop to reduce phase noise | |
| JP7617449B2 (ja) | 位相補間回路、受信回路及び半導体集積回路 | |
| US7936186B1 (en) | Method and apparatus for correcting duty cycle via current mode logic to CMOS converter | |
| US7265640B1 (en) | Circuit approach for common mode control in high-frequency clocks | |
| US11177985B2 (en) | Signal output circuit, transmission circuit and integrated circuit | |
| KR20250018718A (ko) | 클럭 더블러 및 이를 이용하는 반도체 장치 | |
| Larionov et al. | A 4-channel Multi-standard Adaptive Serial Transceiver for the Range 1.25-10.3 Gb/s in CMOS 65 nm |
Legal Events
| Date | Code | Title | Description |
|---|---|---|---|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20201119 |
|
| A621 | Written request for application examination |
Free format text: JAPANESE INTERMEDIATE CODE: A621 Effective date: 20201119 |
|
| A977 | Report on retrieval |
Free format text: JAPANESE INTERMEDIATE CODE: A971007 Effective date: 20210729 |
|
| A131 | Notification of reasons for refusal |
Free format text: JAPANESE INTERMEDIATE CODE: A131 Effective date: 20210914 |
|
| A521 | Request for written amendment filed |
Free format text: JAPANESE INTERMEDIATE CODE: A523 Effective date: 20211108 |
|
| TRDD | Decision of grant or rejection written | ||
| A01 | Written decision to grant a patent or to grant a registration (utility model) |
Free format text: JAPANESE INTERMEDIATE CODE: A01 Effective date: 20220405 |
|
| A61 | First payment of annual fees (during grant procedure) |
Free format text: JAPANESE INTERMEDIATE CODE: A61 Effective date: 20220418 |
|
| R150 | Certificate of patent or registration of utility model |
Ref document number: 7071621 Country of ref document: JP Free format text: JAPANESE INTERMEDIATE CODE: R150 |