JP2008512785A5 - - Google Patents

Download PDF

Info

Publication number
JP2008512785A5
JP2008512785A5 JP2007531266A JP2007531266A JP2008512785A5 JP 2008512785 A5 JP2008512785 A5 JP 2008512785A5 JP 2007531266 A JP2007531266 A JP 2007531266A JP 2007531266 A JP2007531266 A JP 2007531266A JP 2008512785 A5 JP2008512785 A5 JP 2008512785A5
Authority
JP
Japan
Prior art keywords
write buffer
entry
external memory
queue
ordering
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
JP2007531266A
Other languages
English (en)
Japanese (ja)
Other versions
JP5197010B2 (ja
JP2008512785A (ja
Filing date
Publication date
Priority claimed from US11/002,728 external-priority patent/US7606998B2/en
Application filed filed Critical
Publication of JP2008512785A publication Critical patent/JP2008512785A/ja
Publication of JP2008512785A5 publication Critical patent/JP2008512785A5/ja
Application granted granted Critical
Publication of JP5197010B2 publication Critical patent/JP5197010B2/ja
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

JP2007531266A 2004-09-10 2005-09-01 マルチコアプロセッサの格納命令の順序づけ Expired - Fee Related JP5197010B2 (ja)

Applications Claiming Priority (5)

Application Number Priority Date Filing Date Title
US60921104P 2004-09-10 2004-09-10
US60/609,211 2004-09-10
US11/002,728 US7606998B2 (en) 2004-09-10 2004-11-30 Store instruction ordering for multi-core processor
US11/002,728 2004-11-30
PCT/US2005/031710 WO2006031511A2 (en) 2004-09-10 2005-09-01 Store instruction ordering for multi-core processor

Publications (3)

Publication Number Publication Date
JP2008512785A JP2008512785A (ja) 2008-04-24
JP2008512785A5 true JP2008512785A5 (enExample) 2013-01-31
JP5197010B2 JP5197010B2 (ja) 2013-05-15

Family

ID=36000925

Family Applications (1)

Application Number Title Priority Date Filing Date
JP2007531266A Expired - Fee Related JP5197010B2 (ja) 2004-09-10 2005-09-01 マルチコアプロセッサの格納命令の順序づけ

Country Status (4)

Country Link
US (1) US7606998B2 (enExample)
EP (1) EP1787194B1 (enExample)
JP (1) JP5197010B2 (enExample)
WO (1) WO2006031511A2 (enExample)

Families Citing this family (55)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8959311B2 (en) * 2006-08-25 2015-02-17 Texas Instruments Incorporated Methods and systems involving secure RAM
US20080077793A1 (en) * 2006-09-21 2008-03-27 Sensory Networks, Inc. Apparatus and method for high throughput network security systems
CN101174202B (zh) * 2006-10-31 2010-09-15 扬智科技股份有限公司 具多指令流的录像译码器快取装置及其控制方法
US8111707B2 (en) 2007-12-20 2012-02-07 Packeteer, Inc. Compression mechanisms for control plane—data plane processing architectures
US8059532B2 (en) * 2007-06-21 2011-11-15 Packeteer, Inc. Data and control plane architecture including server-side triggered flow policy mechanism
US9419867B2 (en) * 2007-03-30 2016-08-16 Blue Coat Systems, Inc. Data and control plane architecture for network application traffic management device
US8279885B2 (en) * 2007-09-25 2012-10-02 Packeteer, Inc. Lockless processing of command operations in multiprocessor systems
US7813277B2 (en) * 2007-06-29 2010-10-12 Packeteer, Inc. Lockless bandwidth management for multiprocessor networking devices
US20090198994A1 (en) * 2008-02-04 2009-08-06 Encassa Pty Ltd Updated security system
FI20085217A0 (fi) * 2008-03-07 2008-03-07 Nokia Corp Tietojenkäsittelyjärjestely
US8230117B2 (en) * 2009-04-09 2012-07-24 International Business Machines Corporation Techniques for write-after-write ordering in a coherency managed processor system that employs a command pipeline
US9280343B2 (en) * 2009-08-10 2016-03-08 Oracle America, Inc. Store queue with token to facilitate efficient thread synchronization
US9251097B1 (en) 2011-03-22 2016-02-02 Amazon Technologies, Inc. Redundant key management
US9213709B2 (en) 2012-08-08 2015-12-15 Amazon Technologies, Inc. Archival data identification
US9563681B1 (en) 2012-08-08 2017-02-07 Amazon Technologies, Inc. Archival data flow management
US9767098B2 (en) 2012-08-08 2017-09-19 Amazon Technologies, Inc. Archival data storage system
JP5732953B2 (ja) * 2011-03-24 2015-06-10 日本電気株式会社 ベクトル処理装置、ベクトル処理方法、及び、プログラム
US9639591B2 (en) * 2011-06-13 2017-05-02 EMC IP Holding Company LLC Low latency replication techniques with content addressable storage
US9330002B2 (en) * 2011-10-31 2016-05-03 Cavium, Inc. Multi-core interconnect in a network processor
CN107220032B (zh) 2012-06-15 2020-12-15 英特尔公司 无消歧乱序加载存储队列
KR101702788B1 (ko) * 2012-06-15 2017-02-03 소프트 머신즈, 인크. 스토어 상위 서열에 기초하여 상이한 스레드들로부터의 포워딩을 구현하는 스레드에 무관한 로드 스토어 버퍼
KR101667167B1 (ko) 2012-06-15 2016-10-17 소프트 머신즈, 인크. Load store 재정렬 및 최적화로부터 생기는 투기적 포워딩 예측 착오/오류로부터의 복원을 구현하는 방법 및 시스템
EP2862058B1 (en) * 2012-06-15 2021-05-19 Intel Corporation A semaphore method and system with out of order loads in a memory consistency model that constitutes loads reading from memory in order
CN107748673B (zh) 2012-06-15 2022-03-25 英特尔公司 包括虚拟加载存储队列的处理器和系统
KR101826399B1 (ko) 2012-06-15 2018-02-06 인텔 코포레이션 Load store 재정렬 및 최적화를 구현하는 명령어 정의
KR20170102576A (ko) 2012-06-15 2017-09-11 인텔 코포레이션 분산된 구조를 갖는 동적 디스패치 윈도우를 가지는 가상 load store 큐
CN104583957B (zh) 2012-06-15 2018-08-10 英特尔公司 具有无消歧乱序加载存储队列的重新排序的推测性指令序列
US9092441B1 (en) 2012-08-08 2015-07-28 Amazon Technologies, Inc. Archival data organization and management
US9830111B1 (en) 2012-08-08 2017-11-28 Amazon Technologies, Inc. Data storage space management
US9779035B1 (en) 2012-08-08 2017-10-03 Amazon Technologies, Inc. Log-based data storage on sequentially written media
US10120579B1 (en) 2012-08-08 2018-11-06 Amazon Technologies, Inc. Data storage management for sequentially written media
US9354683B2 (en) 2012-08-08 2016-05-31 Amazon Technologies, Inc. Data storage power management
US9250811B1 (en) * 2012-08-08 2016-02-02 Amazon Technologies, Inc. Data write caching for sequentially written media
US9904788B2 (en) 2012-08-08 2018-02-27 Amazon Technologies, Inc. Redundant key management
US8959067B1 (en) 2012-08-08 2015-02-17 Amazon Technologies, Inc. Data storage inventory indexing
US9652487B1 (en) 2012-08-08 2017-05-16 Amazon Technologies, Inc. Programmable checksum calculations on data storage devices
US8805793B2 (en) 2012-08-08 2014-08-12 Amazon Technologies, Inc. Data storage integrity validation
US9225675B2 (en) 2012-08-08 2015-12-29 Amazon Technologies, Inc. Data storage application programming interface
JP6105307B2 (ja) * 2013-02-07 2017-03-29 Necプラットフォームズ株式会社 命令実行制御装置、命令実行制御システム、命令実行制御方法、及び、命令実行制御プログラム
US10558581B1 (en) 2013-02-19 2020-02-11 Amazon Technologies, Inc. Systems and techniques for data recovery in a keymapless data storage system
US10489158B2 (en) 2014-09-26 2019-11-26 Intel Corporation Processors, methods, systems, and instructions to selectively fence only persistent storage of given data relative to subsequent stores
JP5917678B1 (ja) 2014-12-26 2016-05-18 株式会社Pfu 情報処理装置、方法およびプログラム
US11386060B1 (en) 2015-09-23 2022-07-12 Amazon Technologies, Inc. Techniques for verifiably processing data in distributed computing systems
US10521351B2 (en) 2017-01-12 2019-12-31 International Business Machines Corporation Temporarily suppressing processing of a restrained storage operand request
US10621090B2 (en) 2017-01-12 2020-04-14 International Business Machines Corporation Facility for extending exclusive hold of a cache line in private cache
US10929308B2 (en) * 2017-11-22 2021-02-23 Arm Limited Performing maintenance operations
US10572387B2 (en) 2018-01-11 2020-02-25 International Business Machines Corporation Hardware control of CPU hold of a cache line in private cache where cache invalidate bit is reset upon expiration of timer
US12086450B1 (en) 2018-09-26 2024-09-10 Amazon Technologies, Inc. Synchronous get copy for asynchronous storage
US11360905B2 (en) * 2019-05-24 2022-06-14 Texas Instmments Incorporated Write merging on stores with different privilege levels
US12182899B2 (en) * 2019-06-24 2024-12-31 Intel Corporation Apparatus and method for scheduling graphics processing resources
JP2021015384A (ja) * 2019-07-10 2021-02-12 富士通株式会社 情報処理回路、情報処理装置、情報処理方法及び情報処理プログラム
CN113326020B (zh) * 2020-02-28 2025-04-25 昆仑芯(北京)科技有限公司 缓存器件、缓存器、系统、数据处理方法、装置及介质
US20220382546A1 (en) * 2021-05-31 2022-12-01 Andes Technology Corporation Apparatus and method for implementing vector mask in vector processing unit
KR20230049858A (ko) * 2021-10-07 2023-04-14 에스케이하이닉스 주식회사 메모리 컨트롤러 및 메모리 컨트롤러의 동작 방법
US20230137769A1 (en) * 2021-11-03 2023-05-04 Intel Corporation Software thread-based dynamic memory bandwidth allocation

Family Cites Families (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5265233A (en) * 1991-05-17 1993-11-23 Sun Microsystems, Inc. Method and apparatus for providing total and partial store ordering for a memory in multi-processor system
JPH07302200A (ja) * 1994-04-28 1995-11-14 Hewlett Packard Co <Hp> 順次付けロード動作および順序付け記憶動作を強制する命令を有するコンピュータのロード命令方法。
US5524220A (en) 1994-08-31 1996-06-04 Vlsi Technology, Inc. Memory subsystems having look-ahead instruction prefetch buffers and intelligent posted write buffers for increasing the throughput of digital computer systems
US5857097A (en) 1997-03-10 1999-01-05 Digital Equipment Corporation Method for identifying reasons for dynamic stall cycles during the execution of a program
US5956503A (en) * 1997-04-14 1999-09-21 International Business Machines Corporation Method and system for front-end and back-end gathering of store instructions within a data-processing system
US5990913A (en) 1997-07-30 1999-11-23 Intel Corporation Method and apparatus for implementing a flush command for an accelerated graphics port device
JPH11167557A (ja) * 1997-12-02 1999-06-22 Hitachi Ltd 共有メモリアクセス順序保証方法及びマルチプロセッサシステム
US6073210A (en) * 1998-03-31 2000-06-06 Intel Corporation Synchronization of weakly ordered write combining operations using a fencing mechanism
US6209073B1 (en) * 1998-04-27 2001-03-27 International Business Machines Corp. System and method for interlocking barrier operations in load and store queues
JP3858492B2 (ja) * 1998-12-28 2006-12-13 株式会社日立製作所 マルチプロセッサシステム
US6594741B1 (en) * 2001-02-23 2003-07-15 Lsi Logic Corporation Versatile write buffer for a microprocessor and method using same
US20020188817A1 (en) 2001-06-08 2002-12-12 Norden Erik K. Store buffer pipeline
US6587929B2 (en) 2001-07-31 2003-07-01 Ip-First, L.L.C. Apparatus and method for performing write-combining in a pipelined microprocessor using tags
US20060026371A1 (en) * 2004-07-30 2006-02-02 Chrysos George Z Method and apparatus for implementing memory order models with order vectors

Similar Documents

Publication Publication Date Title
JP2008512785A5 (enExample)
JP2012523055A5 (enExample)
US10282132B2 (en) Methods and systems for processing PRP/SGL entries
JP2005339561A5 (enExample)
JP5077531B2 (ja) コマンド順序依存性を追跡する方法および装置
JP5762930B2 (ja) 情報処理装置および半導体記憶装置
JP2017513116A5 (enExample)
EP2074511B1 (en) Efficient store queue architecture
CN103814354B (zh) 经配置以执行事务型存储器操作的处理器
JP5089226B2 (ja) I/oアドレス変換キャッシュ・ミスのソフトウェア・ミス処理用ハードウェア支援エクセプション
JP2007207007A5 (enExample)
US10049050B2 (en) Locking a cache line for write operations on a bus
JP2010535387A5 (enExample)
KR20150057798A (ko) 캐시 제어 장치 및 방법
CN101546293B (zh) 缓存控制装置、信息处理装置和缓存控制方法
TW200839514A (en) Memory management apparatus
JP2009529740A5 (enExample)
JP4479743B2 (ja) ロールバック方法及び情報処理装置
EP3585017A2 (en) Technologies for providing adaptive polling of packet queues
US20100250850A1 (en) Processor and method for executing load operation and store operation thereof
JP2009282920A (ja) キャッシュメモリ装置
US20180004672A1 (en) Cache unit and processor
US10552343B2 (en) Zero thrash cache queue manager
JP2010146084A (ja) キャッシュメモリ制御部を備えるデータ処理装置
JP4452644B2 (ja) 記憶性能の改善